

## PSoC 4100/4200 Family

# PSoC® 4 Registers TRM (Technical Reference Manual)

Spec. # 001-85847 Rev. \*B May 18, 2016

Cypress Semiconductor 198 Champion Court San Jose, CA 95134-1709

Phone (USA): 800.858.1810 Phone (Intnl): 408.943.2600 http://www.cypress.com



#### Copyrights

© Cypress Semiconductor Corporation, 2013-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO. THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PUR-POSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities. including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

# Contents



| Register Mapping |                    | 13 |
|------------------|--------------------|----|
| 1. Cortex-M0 Reg | gisters            | 17 |
| 1.1 Re           | egister Details    | 17 |
| 1.1.1            | CM0 DWT PID4       |    |
| 1.1.2            | CMO DWT PID0       |    |
| 1.1.3            | CMO DWT PID1       |    |
| 1.1.4            | CM0_DWT_PID2       |    |
| 1.1.5            | CM0_DWT_PID3       |    |
| 1.1.6            | CM0_DWT_CID0       | 24 |
| 1.1.7            | CM0_DWT_CID1       | 25 |
| 1.1.8            | CM0_DWT_CID2       | 26 |
| 1.1.9            | CM0_DWT_CID3       | 27 |
| 1.1.10           | CM0_BP_PID4        |    |
| 1.1.11           | CM0_BP_PID0        |    |
| 1.1.12           | CM0_BP_PID1        |    |
| 1.1.13           | CM0_BP_PID2        |    |
| 1.1.14           | CM0_BP_PID3        |    |
| 1.1.15           | CM0_BP_CID0        |    |
| 1.1.16           | CM0_BP_CID1        |    |
| 1.1.17           | CM0_BP_CID2        |    |
| 1.1.18           | CM0_BP_CID3        |    |
| 1.1.19           | CM0_SYST_CSR       |    |
| 1.1.20           | CM0_SYST_RVR       |    |
| 1.1.21           | CM0_SYST_CVR       |    |
| 1.1.22           | CM0_SYST_CALIB     |    |
| 1.1.23           | CM0_ISER           |    |
| 1.1.24           | CM0_ICER           |    |
| 1.1.25           | CM0_ISPR           |    |
| 1.1.26           | CM0_ICPR           |    |
| 1.1.27           | CM0_IPR            |    |
| 1.1.28           | CM0_CPUID          |    |
| 1.1.29           | CM0_ICSR           |    |
| 1.1.30           | CM0_AIRCR          |    |
| 1.1.31           | CM0_SCR<br>CM0_CCR |    |
| 1.1.32<br>1.1.33 | CM0 SHPR2          |    |
| 1.1.34           | CM0_SHPR3          |    |
| 1.1.35           | CM0_SHCSR          |    |
| 1.1.36           | CMO SCS PID4       |    |
| 1.1.37           | CMO SCS PIDO       |    |
| 1.1.38           | CMO_SCS_FID0       |    |
| 1.1.39           | CM0_SCS_PID2       |    |
| 1.1.40           | CM0_SCS_PID3       |    |
| 1.1.41           | CMO SCS CIDO       |    |
| 1.1.42           | CMO SCS CID1       |    |
| 1 1 43           | CM0_SCS_CID2       |    |



|        | 1.1.44<br>1.1.45 | CM0_SCS_CID3<br>CM0_ROM_SCS          |           |
|--------|------------------|--------------------------------------|-----------|
|        | 1.1.45           | CMO_ROM_SCS                          |           |
|        | 1.1.47           | CMO_ROM_BPU                          |           |
|        | 1.1.48           | CMO ROM END                          |           |
|        | 1.1.49           | CM0 ROM CSMT                         |           |
|        | 1.1.50           | CM0_ROM_PID4                         |           |
|        | 1.1.51           | CMO_ROM_PID0                         |           |
|        | 1.1.52           | CM0_ROM_PID1                         |           |
|        | 1.1.53           | CM0_ROM_PID2                         |           |
|        | 1.1.54           | CM0_ROM_PID3                         |           |
|        | 1.1.55           | CM0_ROM_CID0                         |           |
|        | 1.1.56           | CM0_ROM_CID1                         |           |
|        | 1.1.57           | CM0_ROM_CID2                         |           |
|        | 1.1.58           | CM0_ROM_CID3                         |           |
| 2. CPU |                  | tem Registers Register Details       | <b>79</b> |
|        | 2.1 K            | CPUSS CONFIG                         |           |
|        | 2.1.1            |                                      |           |
|        | 2.1.2            | CPUSS_SYSREQ<br>CPUSS_SYSARG         |           |
|        | 2.1.3            | CPUSS_INTR_SELECT                    |           |
|        |                  |                                      |           |
| 3. Cap | _                | gma-Delta Registers Register Details | 85<br>85  |
|        | 3.1.1            | CSD ID                               |           |
|        | 3.1.2            | CSD_CONFIG                           |           |
|        | 3.1.3            | CSD_IDAC                             |           |
|        | 3.1.4            | CSD_COUNTER                          |           |
|        | 3.1.5            | CSD_STATUS                           |           |
|        | 3.1.6            | CSD_INTR                             |           |
|        | 3.1.7            | CSD_INTR_SET                         | 96        |
| 4. Con |                  | ime Block Mini Registers             | 97        |
|        |                  | Register Details                     |           |
|        | 4.1.1            | CTBM_CTB_CTRL                        |           |
|        | 4.1.2            | CTBM_OA_RESO_CTRL                    |           |
|        | 4.1.3            | CTBM_OA_RES1_CTRL                    |           |
|        | 4.1.4            | CTBM_COMP_STAT                       |           |
|        | 4.1.5<br>4.1.6   | CTBM_INTR<br>CTBM_INTR_SET           |           |
|        | 4.1.6            | CTBM_INTR_MASK                       |           |
|        | 4.1.7            | CTBM_INTR_MASKED                     |           |
|        | 4.1.9            | CTBM OA0 SW                          |           |
|        | 4.1.10           | CTBM OA0 SW CLEAR                    |           |
|        | 4.1.11           | CTBM_OA1_SW                          |           |
|        | 4.1.12           | CTBM OA1 SW CLEAR                    |           |
|        | 4.1.13           | CTBM CTB SW HW CTRL                  |           |
|        | 4.1.14           | CTBM CTB SW STATUS                   |           |
|        | 4.1.15           | CTBM_OA0_OFFSET_TRIM                 |           |
|        | 4.1.16           | CTBM_OA0_SLOPE_OFFSET_TRIM           | 117       |
|        | 4.1.17           | CTBM_OA0_COMP_TRIM                   |           |
|        | 4.1.18           | CTBM_OA1_OFFSET_TRIM                 |           |
|        | 4.1.19           | CTBM_OA1_SLOPE_OFFSET_TRIM           |           |
|        | 4.1.20           | CTBM_OA1_COMP_TRIM                   | 121       |
| 5. GPI | O PORT R         | •                                    | 122       |
|        |                  | Register Details                     |           |
|        |                  | PRTO DR                              |           |



|         | 5.1.2                                                                                                                                                                                                                   | PRT0_P\$                                                                                                                                                                                                                                                                               |                                                 |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|
|         | 5.1.3                                                                                                                                                                                                                   | PRT0_PC                                                                                                                                                                                                                                                                                |                                                 |
|         | 5.1.4                                                                                                                                                                                                                   | PRT0_INTCFG                                                                                                                                                                                                                                                                            | 128                                             |
|         | 5.1.5                                                                                                                                                                                                                   | PRTO_INTSTAT                                                                                                                                                                                                                                                                           |                                                 |
|         | 5.1.6                                                                                                                                                                                                                   | PRT0 PC2                                                                                                                                                                                                                                                                               |                                                 |
|         | 5.1.7                                                                                                                                                                                                                   | PRT1 DR                                                                                                                                                                                                                                                                                |                                                 |
|         | 5.1.8                                                                                                                                                                                                                   | PRT1 PS                                                                                                                                                                                                                                                                                |                                                 |
|         | 5.1.9                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                        |                                                 |
|         |                                                                                                                                                                                                                         | PRT1_PC                                                                                                                                                                                                                                                                                |                                                 |
|         | 5.1.10                                                                                                                                                                                                                  | PRT1_INTCFG                                                                                                                                                                                                                                                                            |                                                 |
|         | 5.1.11                                                                                                                                                                                                                  | PRT1_INTSTAT                                                                                                                                                                                                                                                                           |                                                 |
|         | 5.1.12                                                                                                                                                                                                                  | PRT1_PC2                                                                                                                                                                                                                                                                               |                                                 |
|         | 5.1.13                                                                                                                                                                                                                  | PRT2_DR                                                                                                                                                                                                                                                                                |                                                 |
|         | 5.1.14                                                                                                                                                                                                                  | PRT2_PS                                                                                                                                                                                                                                                                                | 141                                             |
|         | 5.1.15                                                                                                                                                                                                                  | PRT2_PC                                                                                                                                                                                                                                                                                | 142                                             |
|         | 5.1.16                                                                                                                                                                                                                  | PRT2_INTCFG                                                                                                                                                                                                                                                                            |                                                 |
|         | 5.1.17                                                                                                                                                                                                                  | PRT2_INTSTAT                                                                                                                                                                                                                                                                           |                                                 |
|         | 5.1.18                                                                                                                                                                                                                  | PRT2 PC2                                                                                                                                                                                                                                                                               |                                                 |
|         | 5.1.19                                                                                                                                                                                                                  | PRT3 DR                                                                                                                                                                                                                                                                                |                                                 |
|         | 5.1.19                                                                                                                                                                                                                  | PRT3 PS                                                                                                                                                                                                                                                                                |                                                 |
|         |                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                        |                                                 |
|         | 5.1.21                                                                                                                                                                                                                  | PRT3_PC                                                                                                                                                                                                                                                                                |                                                 |
|         | 5.1.22                                                                                                                                                                                                                  | PRT3_INTCFG                                                                                                                                                                                                                                                                            |                                                 |
|         | 5.1.23                                                                                                                                                                                                                  | PRT3_INTSTAT                                                                                                                                                                                                                                                                           |                                                 |
|         | 5.1.24                                                                                                                                                                                                                  | PRT3_PC2                                                                                                                                                                                                                                                                               |                                                 |
|         | 5.1.25                                                                                                                                                                                                                  | PRT4_DR                                                                                                                                                                                                                                                                                | 156                                             |
|         | 5.1.26                                                                                                                                                                                                                  | PRT4 PS                                                                                                                                                                                                                                                                                | 157                                             |
|         | 5.1.27                                                                                                                                                                                                                  | PRT4_PC                                                                                                                                                                                                                                                                                |                                                 |
|         | 5.1.28                                                                                                                                                                                                                  | PRT4_INTCFG                                                                                                                                                                                                                                                                            |                                                 |
|         | 5.1.29                                                                                                                                                                                                                  | PRT4_INTSTAT                                                                                                                                                                                                                                                                           |                                                 |
|         | 5.1.30                                                                                                                                                                                                                  | PRT4 PC2                                                                                                                                                                                                                                                                               |                                                 |
|         |                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                        |                                                 |
| 6. High | 6.1 R                                                                                                                                                                                                                   | O Matrix Registers egister Details                                                                                                                                                                                                                                                     |                                                 |
| 6. High | 6.1 R<br>6.1.1                                                                                                                                                                                                          | egister Details                                                                                                                                                                                                                                                                        | 164<br>165                                      |
| 6. High | 6.1 R                                                                                                                                                                                                                   | egister Details                                                                                                                                                                                                                                                                        | 164<br>165<br>167                               |
| 6. High | 6.1 R<br>6.1.1                                                                                                                                                                                                          | egister Details                                                                                                                                                                                                                                                                        | 164<br>165<br>167                               |
| 6. High | 6.1 R<br>6.1.1<br>6.1.2                                                                                                                                                                                                 | egister Details                                                                                                                                                                                                                                                                        | 164<br>165<br>167<br>169                        |
| 6. High | 6.1 R<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4                                                                                                                                                                               | egister Details                                                                                                                                                                                                                                                                        |                                                 |
| _       | 6.1 R<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5                                                                                                                                                                      | egister Details  HSIOM_PORT_SEL0  HSIOM_PORT_SEL1  HSIOM_PORT_SEL2  HSIOM_PORT_SEL3  HSIOM_PORT_SEL4                                                                                                                                                                                   |                                                 |
| _       | 6.1 R<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5                                                                                                                                                                      | egister Details  HSIOM_PORT_SEL0  HSIOM_PORT_SEL1  HSIOM_PORT_SEL2  HSIOM_PORT_SEL3  HSIOM_PORT_SEL4                                                                                                                                                                                   |                                                 |
| _       | 6.1 R<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>Registers                                                                                                                                                         | egister Details  HSIOM_PORT_SEL0  HSIOM_PORT_SEL1  HSIOM_PORT_SEL2  HSIOM_PORT_SEL3  HSIOM_PORT_SEL4                                                                                                                                                                                   |                                                 |
| _       | 6.1 R<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br><b>Registers</b><br>7.1 R                                                                                                                                         | egister Details                                                                                                                                                                                                                                                                        |                                                 |
| _       | 6.1 R<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>Registers<br>7.1 R<br>7.1.1                                                                                                                                       | egister Details  HSIOM_PORT_SEL0  HSIOM_PORT_SEL1  HSIOM_PORT_SEL2  HSIOM_PORT_SEL3  HSIOM_PORT_SEL4  s egister Details  LCD_ID                                                                                                                                                        |                                                 |
| _       | 6.1 R<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br><b>Registers</b><br>7.1 R<br>7.1.1<br>7.1.2                                                                                                                       | egister Details                                                                                                                                                                                                                                                                        |                                                 |
| _       | 6.1 R<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br><b>Registers</b><br>7.1 R<br>7.1.1<br>7.1.2<br>7.1.3                                                                                                              | egister Details                                                                                                                                                                                                                                                                        |                                                 |
| _       | 6.1 R<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br><b>Registers</b><br>7.1 R<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4                                                                                                     | egister Details  HSIOM_PORT_SEL0  HSIOM_PORT_SEL1  HSIOM_PORT_SEL2  HSIOM_PORT_SEL3  HSIOM_PORT_SEL4   s  egister Details  LCD_ID  LCD_DIVIDER  LCD_CONTROL  LCD_DATA0                                                                                                                 |                                                 |
| _       | 6.1 R<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br><b>Registers</b><br>7.1 R<br>7.1.1<br>7.1.2<br>7.1.3                                                                                                              | egister Details                                                                                                                                                                                                                                                                        |                                                 |
| _       | 6.1 R<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br><b>Registers</b><br>7.1 R<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4                                                                                                     | egister Details  HSIOM_PORT_SEL0  HSIOM_PORT_SEL1  HSIOM_PORT_SEL2  HSIOM_PORT_SEL3  HSIOM_PORT_SEL4   s egister Details  LCD_ID  LCD_DIVIDER  LCD_CONTROL  LCD_DATA0  LCD_DATA1  LCD_DATA2                                                                                            |                                                 |
| _       | 6.1 R<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br><b>Registers</b><br>7.1 R<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.5                                                                                            | egister Details  HSIOM_PORT_SEL0  HSIOM_PORT_SEL1  HSIOM_PORT_SEL2  HSIOM_PORT_SEL3  HSIOM_PORT_SEL4   s egister Details  LCD_ID  LCD_DIVIDER  LCD_CONTROL  LCD_DATA0  LCD_DATA1                                                                                                       |                                                 |
| 7. LCD  | 6.1 R<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br><b>Registers</b><br>7.1 R<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.5<br>7.1.6<br>7.1.7                                                                          | egister Details  HSIOM_PORT_SEL0  HSIOM_PORT_SEL1  HSIOM_PORT_SEL2  HSIOM_PORT_SEL3  HSIOM_PORT_SEL4   S  egister Details  LCD_ID  LCD_DIVIDER  LCD_CONTROL  LCD_DATA0  LCD_DATA1  LCD_DATA2  LCD_DATA3                                                                                | 164 165 167 169 171 173 175 175 176 178 180 181 |
| 7. LCD  | 6.1 R<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br><b>Registers</b><br>7.1 R<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.5<br>7.1.6<br>7.1.7                                                                          | egister Details  HSIOM_PORT_SEL0  HSIOM_PORT_SEL1  HSIOM_PORT_SEL2  HSIOM_PORT_SEL3  HSIOM_PORT_SEL4   s egister Details  LCD_ID  LCD_DIVIDER  LCD_CONTROL  LCD_DATA0  LCD_DATA1  LCD_DATA2                                                                                            |                                                 |
| 7. LCD  | 6.1 R<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br><b>Registers</b><br>7.1 R<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.5<br>7.1.6<br>7.1.7                                                                          | egister Details  HSIOM_PORT_SEL0  HSIOM_PORT_SEL1  HSIOM_PORT_SEL2  HSIOM_PORT_SEL3  HSIOM_PORT_SEL4   s egister Details  LCD_ID  LCD_DIVIDER  LCD_CONTROL  LCD_DATA0  LCD_DATA1  LCD_DATA2  LCD_DATA3                                                                                 |                                                 |
| 7. LCD  | 6.1 R<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br><b>Registers</b><br>7.1 R<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.5<br>7.1.6<br>7.1.7<br><b>Power Co</b><br>8.1 R                                              | egister Details  HSIOM_PORT_SEL0  HSIOM_PORT_SEL1  HSIOM_PORT_SEL2  HSIOM_PORT_SEL3  HSIOM_PORT_SEL4    s  egister Details  LCD_ID  LCD_DIVIDER  LCD_CONTROL  LCD_DATA0  LCD_DATA1  LCD_DATA2  LCD_DATA3  comparator Registers  egister Details                                        |                                                 |
| 7. LCD  | 6.1 R<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br><b>Registers</b><br>7.1 R<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.5<br>7.1.6<br>7.1.7<br><b>Power Co</b><br>8.1 R<br>8.1.1                                     | egister Details  HSIOM_PORT_SEL0  HSIOM_PORT_SEL1  HSIOM_PORT_SEL2  HSIOM_PORT_SEL3  HSIOM_PORT_SEL4   s egister Details  LCD_ID  LCD_DIVIDER  LCD_CONTROL  LCD_DATA0  LCD_DATA1  LCD_DATA2  LCD_DATA3  comparator Registers egister Details  LPCOMP_ID                                |                                                 |
| 7. LCD  | 6.1 R<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br><b>Registers</b><br>7.1 R<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.5<br>7.1.6<br>7.1.7<br><b>Power Co</b><br>8.1 R<br>8.1.1<br>8.1.2                            | egister Details  HSIOM_PORT_SEL0  HSIOM_PORT_SEL1  HSIOM_PORT_SEL2  HSIOM_PORT_SEL3  HSIOM_PORT_SEL4    s egister Details  LCD_ID  LCD_DIVIDER  LCD_CONTROL  LCD_DATA0  LCD_DATA1  LCD_DATA2  LCD_DATA3   comparator Registers egister Details  LPCOMP_ID  LPCOMP_CONFIG               |                                                 |
| 7. LCD  | 6.1 R<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br><b>Registers</b><br>7.1 R<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.5<br>7.1.6<br>7.1.7<br><b>Power Co</b><br>8.1 R<br>8.1.1<br>8.1.2<br>8.1.3                   | egister Details  HSIOM_PORT_SEL0  HSIOM_PORT_SEL1  HSIOM_PORT_SEL2  HSIOM_PORT_SEL3  HSIOM_PORT_SEL4    s  egister Details  LCD_ID  LCD_DIVIDER  LCD_CONTROL  LCD_DATA0  LCD_DATA1  LCD_DATA2  LCD_DATA3  comparator Registers  egister Details  LPCOMP_ID  LPCOMP_CONFIG  LPCOMP_INTR |                                                 |
| 7. LCD  | 6.1 R<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br><b>Registers</b><br>7.1 R<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.5<br>7.1.6<br>7.1.7<br><b>Power Co</b><br>8.1 R<br>8.1.1<br>8.1.2<br>8.1.3<br>8.1.4          | egister Details  HSIOM_PORT_SEL0  HSIOM_PORT_SEL1  HSIOM_PORT_SEL2  HSIOM_PORT_SEL3  HSIOM_PORT_SEL4                                                                                                                                                                                   |                                                 |
| 7. LCD  | 6.1 R<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br><b>Registers</b><br>7.1 R<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.5<br>7.1.6<br>7.1.7<br><b>Power Co</b><br>8.1 R<br>8.1.1<br>8.1.2<br>8.1.3<br>8.1.4<br>8.1.5 | egister Details  HSIOM_PORT_SEL0  HSIOM_PORT_SEL1  HSIOM_PORT_SEL2  HSIOM_PORT_SEL3  HSIOM_PORT_SEL4                                                                                                                                                                                   |                                                 |
| 7. LCD  | 6.1 R<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br><b>Registers</b><br>7.1 R<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.5<br>7.1.6<br>7.1.7<br><b>Power Co</b><br>8.1 R<br>8.1.1<br>8.1.2<br>8.1.3<br>8.1.4          | egister Details  HSIOM_PORT_SEL0  HSIOM_PORT_SEL1  HSIOM_PORT_SEL2  HSIOM_PORT_SEL3  HSIOM_PORT_SEL4                                                                                                                                                                                   |                                                 |
| 7. LCD  | 6.1 R<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br><b>Registers</b><br>7.1 R<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.5<br>7.1.6<br>7.1.7<br><b>Power Co</b><br>8.1 R<br>8.1.1<br>8.1.2<br>8.1.3<br>8.1.4<br>8.1.5 | egister Details  HSIOM_PORT_SEL0  HSIOM_PORT_SEL1  HSIOM_PORT_SEL2  HSIOM_PORT_SEL3  HSIOM_PORT_SEL4                                                                                                                                                                                   |                                                 |



| 9. SAR AD  | C Regis  | ters                                | 194 |
|------------|----------|-------------------------------------|-----|
| (          | 9.1 Regi | ister Details                       | 194 |
| Ç          | 9.1.1    | SAR_CTRL                            | 196 |
| Ç          | 9.1.2    | SAR_SAMPLE_CTRL                     | 199 |
| Ç          | 9.1.3    | SAR_SAMPLE_TIME01                   | 201 |
| (          |          | SAR_SAMPLE_TIME23                   |     |
| (          |          | SAR_RANGE_THRES                     |     |
|            |          | SAR_RANGE_COND                      |     |
|            |          | SAR_CHAN_EN                         |     |
|            |          | SAR_START_CTRL                      |     |
|            |          | SAR_CHAN_CONFIG                     |     |
|            |          | SAR_CHAN_WORK                       |     |
|            |          | SAR_CHAN_RESULT                     |     |
|            |          | SAR_CHAN_WORK_VALID                 |     |
|            |          | SAR_CHAN_RESULT_VALID<br>SAR_STATUS |     |
|            |          | SAR_AVG_STAT                        |     |
|            |          | SAR_INTR                            |     |
|            |          | SAR_INTR_SET                        |     |
|            |          | SAR_INTR_MASK                       |     |
|            |          | SAR_INTR_MASKED                     |     |
|            |          | SAR SATURATE INTR                   |     |
|            |          | SAR_SATURATE_INTR_SET               |     |
|            | 9.1.22   | SAR_SATURATE_INTR_MASK              | 225 |
|            |          | SAR_SATURATE_INTR_MASKED            |     |
| Ç          |          | SAR_RANGE_INTR                      |     |
| Ç          |          | SAR_RANGE_INTR_SET                  |     |
| (          | 9.1.26   | SAR_RANGE_INTR_MASK                 | 229 |
| (          |          | SAR_RANGE_INTR_MASKED               |     |
|            |          | SAR_INTR_CAUSE                      |     |
|            |          | SAR_INJ_CHAN_CONFIG                 |     |
|            |          | SAR_INJ_RESULT                      |     |
|            |          | SAR_MUX_SWITCH0                     |     |
|            |          | SAR_MUX_SWITCH_CLEAR0               |     |
|            | 9.1.33   | SAR_MUX_SWITCH_HW_CTRL              | 242 |
|            |          | SAR_MUX_SWITCH_STATUS               |     |
| `          | 9.1.35   | SAR_PUMP_CTRL                       | 240 |
| 10. Serial | Commur   | nications Block Registers           | 247 |
|            |          | ister Details                       | 247 |
|            |          | SCB0 CTRL                           |     |
|            |          | SCB0 STATUS                         |     |
|            |          | SCB0 SPI CTRL                       |     |
|            |          | SCBO SPI STATUS                     |     |
|            |          | SCB0_UART_CTRL                      |     |
| •          |          | SCB0_UART_TX_CTRL                   |     |
| •          |          | SCB0_UART_RX_CTRL                   |     |
|            |          | SCB0_UART_RX_STATUS                 | 263 |
| •          |          | SCB0_I2C_CTRL                       |     |
| •          |          | SCB0_I2C_STATUS                     |     |
|            |          | SCB0_I2C_M_CMD                      |     |
|            |          | SCB0_I2C_S_CMD                      |     |
|            |          | SCB0_I2C_CFG                        |     |
|            |          | SCB0_TX_CTRL                        |     |
|            |          | SCB0_TX_FIFO_CTRL                   |     |
|            |          | SCB0_TX_FIFO_STATUS                 |     |
|            |          | SCB0_TX_FIFO_WR                     |     |
|            |          | SCB0_RX_CTRL                        |     |
|            | 10.1.19  | SCB0_RX_FIFO_CTRL                   | 279 |



| 10.1.20            | SCB0_RX_FIFO_STATUS                   |     |
|--------------------|---------------------------------------|-----|
| 10.1.21            | SCB0_RX_MATCH                         |     |
| 10.1.22            | SCB0_RX_FIFO_RD                       |     |
| 10.1.23            | SCB0_RX_FIFO_RD_SILENT                |     |
| 10.1.24            | SCB0_EZ_DATA                          | 284 |
| 10.1.25            | SCB0_INTR_CAUSE                       |     |
| 10.1.26            | SCB0_INTR_I2C_EC                      |     |
| 10.1.27            | SCB0_INTR_I2C_EC_MASK                 |     |
| 10.1.28            | SCB0_INTR_I2C_EC_MASKED               |     |
| 10.1.29            | SCB0_INTR_SPI_EC                      |     |
| 10.1.30            | SCB0_INTR_SPI_EC_MASK                 |     |
| 10.1.31            | SCB0_INTR_SPI_EC_MASKED               |     |
| 10.1.32            | SCB0_INTR_M                           |     |
| 10.1.33            | SCB0_INTR_M_SET                       |     |
| 10.1.34            | SCB0_INTR_M_MASK                      |     |
| 10.1.35            | SCB0_INTR_M_MASKED                    |     |
| 10.1.36            | SCB0_INTR_S                           |     |
| 10.1.37            | SCB0_INTR_S_SET                       |     |
| 10.1.38            | SCB0_INTR_S_MASK                      |     |
| 10.1.39            | SCB0_INTR_S_MASKED                    |     |
| 10.1.40            | SCB0_INTR_TX                          |     |
| 10.1.41            | SCB0_INTR_TX_SET                      |     |
| 10.1.42            | SCB0_INTR_TX_MASKSCB0_INTR_TX_MASKED  |     |
| 10.1.43            | SCB0_INTR_TX_IMASKED                  |     |
| 10.1.44<br>10.1.45 | SCB0_INTR_RX SET                      |     |
| 10.1.45            | SCB0_INTR_RX_MASK                     |     |
| 10.1.40            | SCB0_INTR_RX_MASKED                   |     |
| 10.1.47            | SCB1_CTRL                             |     |
| 10.1.49            | SCB1 STATUS                           |     |
| 10.1.50            | SCB1 SPI CTRL                         |     |
| 10.1.51            | SCB1 SPI STATUS                       |     |
| 10.1.52            | SCB1_UART_CTRL                        |     |
| 10.1.53            | SCB1_UART_TX_CTRL                     |     |
| 10.1.54            | SCB1 UART RX CTRL                     | 332 |
| 10.1.55            | SCB1_UART_RX_STATUS                   | 335 |
| 10.1.56            | SCB1_I2C_CTRL                         |     |
| 10.1.57            | SCB1_I2C_STATUS                       |     |
| 10.1.58            | SCB1_I2C_M_CMD                        |     |
| 10.1.59            | SCB1_I2C_S_CMD                        |     |
| 10.1.60            | SCB1_I2C_CFG                          |     |
| 10.1.61            | SCB1_TX_CTRL                          |     |
| 10.1.62            | SCB1_TX_FIFO_CTRL                     | 347 |
| 10.1.63            | SCB1_TX_FIFO_STATUS                   |     |
| 10.1.64            | SCB1_TX_FIFO_WR                       |     |
| 10.1.65            | SCB1_RX_CTRL                          |     |
| 10.1.66            | SCB1_RX_FIFO_CTRL                     |     |
| 10.1.67            | SCB1_RX_FIFO_STATUS                   |     |
| 10.1.68            | SCB1_RX_MATCH                         |     |
| 10.1.69            | SCB1_RX_FIFO_RD                       |     |
| 10.1.70            | SCB1_RX_FIFO_RD_SILENT                |     |
| 10.1.71            | SCB1_EZ_DATA                          |     |
| 10.1.72<br>10.1.73 | SCB1_INTR_CAUSE                       |     |
| 10.1.73            | SCB1_INTR_I2C_ECSCB1_INTR_I2C_EC_MASK |     |
| 10.1.74            | SCB1_INTR_I2C_EC_MASKED               | აეყ |
| 10.1.75            | SCB1_INTR_IZC_EC_WASKED               |     |
| 10.1.76            | SCB1_INTR_SPI_EC_MASK                 |     |
| 10.1.77            | SCB1 INTR SPI EC MASKED               |     |
|                    |                                       |     |



|       | 10.1.79            | SCB1_INTR_M                           | 364 |
|-------|--------------------|---------------------------------------|-----|
|       | 10.1.80            | SCB1_INTR_M_SET                       |     |
|       | 10.1.81            | SCB1_INTR_M_MASK                      |     |
|       | 10.1.82            | SCB1_INTR_M_MASKED                    | 368 |
|       | 10.1.83            | SCB1_INTR_S                           | 369 |
|       | 10.1.84            | SCB1_INTR_S_SET                       |     |
|       | 10.1.85            | SCB1_INTR_S_MASK                      |     |
|       | 10.1.86            | SCB1_INTR_S_MASKED                    |     |
|       | 10.1.87            | SCB1_INTR_TX                          |     |
|       | 10.1.88            | SCB1_INTR_TX_SET                      |     |
|       | 10.1.89            | SCB1_INTR_TX_MASK                     |     |
|       | 10.1.90            | SCB1_INTR_TX_MASKED                   |     |
|       | 10.1.91            | SCB1_INTR_RX                          |     |
|       | 10.1.92<br>10.1.93 | SCB1_INTR_RX_SET<br>SCB1_INTR_RX_MASK |     |
|       | 10.1.93            | SCB1_INTR_RX_IMASKSCB1_INTR_RX_MASKED |     |
|       |                    |                                       |     |
| 11. P | _                  | le Clock Registers                    | 394 |
|       |                    | egister Details                       |     |
|       | 11.1.1             | CLK_DIVIDER_A                         |     |
|       | 11.1.2             | CLK_DIVIDER_B                         |     |
|       | 11.1.3<br>11.1.4   | CLK_DIVIDER_C<br>CLK_DIVIDER_FRAC_A   |     |
|       | 11.1.4             | CLK_DIVIDER_FRAC_B                    |     |
|       | 11.1.6             | CLK_DIVIDER_FRAC_C                    |     |
|       | 11.1.7             | CLK_SELECT                            |     |
| 12. S | upervisory         | Flash Registers                       | 402 |
| 0     |                    | egister Details                       |     |
|       | 12.1.1             | SFLASH SILICON ID                     |     |
|       | 12.1.2             | SFLASH_HIB_KEY_DELAY                  |     |
|       | 12.1.3             | SFLASH_DPSLP_KEY_DELAY                |     |
|       | 12.1.4             | SFLASH_CSD_TRIM1_HVIDAC               |     |
|       | 12.1.5             | SFLASH_CSD_TRIM2_HVIDAC               |     |
|       | 12.1.6             | SFLASH_CSD_TRIM1_CSD                  |     |
|       | 12.1.7             | SFLASH_CSD_TRIM2_CSD                  |     |
|       | 12.1.8             | SFLASH_SAR_TEMP_MULTIPLIER            |     |
|       | 12.1.9             | SFLASH_SAR_TEMP_OFFSET                | 411 |
|       | •                  | ources Sub-System Registers           | 412 |
|       |                    | egister Details                       |     |
|       | 13.1.1             | PWR_CONTROL                           |     |
|       | 13.1.2             | PWR_INTR                              |     |
|       | 13.1.3             | PWR_INTR_MASK                         |     |
|       | 13.1.4             | PWR_KEY_DELAY                         |     |
|       | 13.1.5             | PWR_VMON_CONFIG                       |     |
|       | 13.1.6             | PWR_BOD_KEY                           |     |
|       | 13.1.7             | PWR_STOP                              |     |
|       | 13.1.8             | CLK_SELECTCLK ILO CONFIG              |     |
|       | 13.1.9<br>13.1.10  | CLK_IMO_CONFIG                        |     |
|       | 13.1.10            | CLK_IMO_CONFIGCLK_IMO_SPREAD          |     |
|       | 13.1.11            | WDT CTRLOW                            |     |
|       | 13.1.12            | WDT_CTRLOW                            |     |
|       | 13.1.14            | WDT_GTRTHIGH                          |     |
|       | 13.1.15            | WDT_MX1CIT                            |     |
|       | 13.1.16            | WDT_CONTROL                           |     |
|       | 13.1.17            | RES CAUSE                             |     |
|       | 13 1 18            | CLK IMO TRIM2                         | 442 |



| 14. Timer-Coun     | ter-PWM Registers      | 443        |
|--------------------|------------------------|------------|
| 14.1 F             | Register Details       | 443        |
| 14.1.1             | TCPWM_CTRL             |            |
| 14.1.2             | TCPWM_CMD              |            |
| 14.1.3             | TCPWM_INTR_CAUSE       |            |
| 15. TCPWM Cou      | unter Registers        | 447        |
|                    | Register Details       |            |
| 15.1.1             | TCPWM_CNT0_CTRL        |            |
| 15.1.2             | TCPWM_CNT0_STATUS      |            |
| 15.1.3             | TCPWM_CNT0_COUNTER     |            |
| 15.1.4             | TCPWM_CNT0_CC          |            |
| 15.1.5             | TCPWM_CNT0_CC_BUFF     |            |
| 15.1.6             | TCPWM_CNT0_PERIOD      |            |
| 15.1.7             | TCPWM_CNT0_PERIOD_BUFF | 457        |
| 15.1.8             | TCPWM_CNT0_TR_CTRL0    |            |
| 15.1.9             | TCPWM_CNT0_TR_CTRL1    |            |
| 15.1.10            |                        |            |
| 15.1.11            |                        |            |
| 15.1.12            |                        |            |
| 15.1.13            |                        |            |
| 15.1.14            |                        | 467        |
| 15.1.15            |                        |            |
| 15.1.16            |                        | 471        |
| 15.1.17            |                        |            |
| 15.1.18            |                        |            |
| 15.1.19            |                        |            |
| 15.1.20            |                        |            |
| 15.1.21            |                        | 4/6        |
| 15.1.22            |                        |            |
| 15.1.23            |                        |            |
| 15.1.24            |                        |            |
| 15.1.25            |                        |            |
| 15.1.26            |                        |            |
| 15.1.27<br>15.1.28 |                        | 405<br>    |
| 15.1.29            |                        |            |
| 15.1.30            |                        |            |
| 15.1.31            |                        |            |
| 15.1.32            |                        |            |
| 15.1.33            |                        | 492<br>/03 |
| 15.1.34            |                        |            |
| 15.1.35            |                        |            |
| 15.1.36            |                        |            |
| 15.1.37            |                        |            |
| 15.1.38            |                        |            |
| 15.1.39            |                        |            |
| 15.1.40            |                        |            |
| 15.1.41            |                        |            |
| 15.1.42            |                        |            |
| 15.1.43            |                        |            |
| 15.1.44            |                        |            |
| 15.1.45            |                        |            |
| 15.1.46            |                        |            |
| 15.1.47            |                        |            |
| 15.1.48            |                        |            |
| 15.1.49            | TCPWM_CNT3_PERIOD_BUFF | 514        |
| 15.1.50            |                        |            |
| 15.1.51            | TCPWM_CNT3_TR_CTRL1    | 517        |



|           | 15.1.52                                                                                                                                                                              | TCPWM_CNT3_TR_CTRL2                                                                                                                                                                                                                                                                                                                                              | 519                                                                |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
|           | 15.1.53                                                                                                                                                                              | TCPWM_CNT3_INTR                                                                                                                                                                                                                                                                                                                                                  |                                                                    |
|           | 15.1.54                                                                                                                                                                              | TCPWM_CNT3_INTR_SET                                                                                                                                                                                                                                                                                                                                              | 522                                                                |
|           | 15.1.55                                                                                                                                                                              | TCPWM_CNT3_INTR_MASK                                                                                                                                                                                                                                                                                                                                             |                                                                    |
|           | 15.1.56                                                                                                                                                                              | TCPWM_CNT3_INTR_MASKED                                                                                                                                                                                                                                                                                                                                           | 524                                                                |
| 16. Unive | ersal Dig                                                                                                                                                                            | gital Block Registers                                                                                                                                                                                                                                                                                                                                            | 525                                                                |
|           | 16.1 Re                                                                                                                                                                              | egister Details                                                                                                                                                                                                                                                                                                                                                  | 525                                                                |
|           |                                                                                                                                                                                      | UDB_INT_CFG                                                                                                                                                                                                                                                                                                                                                      |                                                                    |
| 17. UDB   | Array Ba                                                                                                                                                                             | ank Control Registers                                                                                                                                                                                                                                                                                                                                            | 527                                                                |
|           | •                                                                                                                                                                                    | egister Details                                                                                                                                                                                                                                                                                                                                                  | 527                                                                |
|           | 17.1.1                                                                                                                                                                               | UDB_BCTL_DRV                                                                                                                                                                                                                                                                                                                                                     |                                                                    |
|           | 17.1.2                                                                                                                                                                               | UDB_BCTL_MDCLK_EN                                                                                                                                                                                                                                                                                                                                                |                                                                    |
|           | 17.1.3                                                                                                                                                                               | UDB_BCTL_MBCLK_EN                                                                                                                                                                                                                                                                                                                                                |                                                                    |
|           | 17.1.4                                                                                                                                                                               | UDB_BCTL_BOTSEL_L                                                                                                                                                                                                                                                                                                                                                |                                                                    |
|           | 17.1.5                                                                                                                                                                               | UDB_BCTL_BOTSEL_U                                                                                                                                                                                                                                                                                                                                                |                                                                    |
|           | 17.1.6                                                                                                                                                                               | UDB_BCTL_TOPSEL_L                                                                                                                                                                                                                                                                                                                                                |                                                                    |
|           | 17.1.7                                                                                                                                                                               | UDB_BCTL_TOPSEL_U                                                                                                                                                                                                                                                                                                                                                |                                                                    |
|           | 17.1.8                                                                                                                                                                               | UDB_BCTL_QCLK_EN                                                                                                                                                                                                                                                                                                                                                 |                                                                    |
| 18. UDB   | Digital S                                                                                                                                                                            | System Interconnect Registers                                                                                                                                                                                                                                                                                                                                    | 541                                                                |
|           | _                                                                                                                                                                                    | egister Details                                                                                                                                                                                                                                                                                                                                                  | 541                                                                |
|           | 18.1.1                                                                                                                                                                               | UDB_DSI_HC                                                                                                                                                                                                                                                                                                                                                       |                                                                    |
|           | 18.1.2                                                                                                                                                                               | UDB DSI HV L                                                                                                                                                                                                                                                                                                                                                     |                                                                    |
|           | 18.1.3                                                                                                                                                                               | UDB_DSI_HS                                                                                                                                                                                                                                                                                                                                                       | 544                                                                |
|           | 18.1.4                                                                                                                                                                               | UDB_DSI_HV_R                                                                                                                                                                                                                                                                                                                                                     |                                                                    |
|           | 18.1.5                                                                                                                                                                               | UDB_DSI_DSIINP                                                                                                                                                                                                                                                                                                                                                   |                                                                    |
|           | 18.1.6                                                                                                                                                                               | UDB_DSI_DSIOUTP                                                                                                                                                                                                                                                                                                                                                  | 547                                                                |
|           | 18.1.7                                                                                                                                                                               | UDB_DSI_DSIOUTT                                                                                                                                                                                                                                                                                                                                                  | 548                                                                |
|           |                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                  |                                                                    |
|           | 18.1.8                                                                                                                                                                               | UDB_DSI_VS                                                                                                                                                                                                                                                                                                                                                       | 549                                                                |
| 19. UDB   | 18.1.8                                                                                                                                                                               | UDB_DSI_VSapter Registers                                                                                                                                                                                                                                                                                                                                        | 549<br><b>550</b>                                                  |
| 19. UDB   | 18.1.8<br><b>Port Ada</b><br>19.1 Re                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                  | 550                                                                |
| 19. UDB   | 18.1.8<br><b>Port Ada</b><br>19.1 Re<br>19.1.1                                                                                                                                       | apter Registers egister Details                                                                                                                                                                                                                                                                                                                                  | <b>550</b><br>550                                                  |
| 19. UDB   | 18.1.8 <b>Port Ada</b> 19.1 Re 19.1.1 19.1.2                                                                                                                                         | apter Registers egister Details                                                                                                                                                                                                                                                                                                                                  | <b>550</b><br>550<br>551                                           |
| 19. UDB   | 18.1.8  Port Ada 19.1 Re 19.1.1 19.1.2 19.1.3                                                                                                                                        | apter Registers egister Details                                                                                                                                                                                                                                                                                                                                  | <b>550</b><br>550<br>551<br>553                                    |
| 19. UDB   | 18.1.8  Port Ada 19.1 Re 19.1.1 19.1.2 19.1.3 19.1.4                                                                                                                                 | apter Registers egister Details                                                                                                                                                                                                                                                                                                                                  | <b>550</b> 550551553555                                            |
| 19. UDB   | 18.1.8  Port Ada 19.1 Re 19.1.1 19.1.2 19.1.3 19.1.4 19.1.5                                                                                                                          | apter Registers egister Details UDB_PA_CFG0 UDB_PA_CFG1 UDB_PA_CFG2 UDB_PA_CFG3 UDB_PA_CFG3 UDB_PA_CFG4                                                                                                                                                                                                                                                          | <b>550</b> 550551553555557                                         |
| 19. UDB   | 18.1.8  Port Ada 19.1 Re 19.1.1 19.1.2 19.1.3 19.1.4 19.1.5 19.1.6                                                                                                                   | apter Registers egister Details UDB_PA_CFG0 UDB_PA_CFG1 UDB_PA_CFG2 UDB_PA_CFG3 UDB_PA_CFG4 UDB_PA_CFG4 UDB_PA_CFG5                                                                                                                                                                                                                                              | <b>550</b> 550551553555557559                                      |
| 19. UDB   | 18.1.8  Port Ada 19.1 Re 19.1.1 19.1.2 19.1.3 19.1.4 19.1.5 19.1.6 19.1.7                                                                                                            | apter Registers egister Details UDB_PA_CFG0 UDB_PA_CFG1 UDB_PA_CFG2 UDB_PA_CFG3 UDB_PA_CFG4 UDB_PA_CFG5 UDB_PA_CFG5 UDB_PA_CFG5 UDB_PA_CFG6                                                                                                                                                                                                                      | <b>550</b>                                                         |
| 19. UDB   | 18.1.8  Port Ada 19.1 Re 19.1.1 19.1.2 19.1.3 19.1.4 19.1.5 19.1.6 19.1.7 19.1.8                                                                                                     | apter Registers egister Details UDB_PA_CFG0 UDB_PA_CFG1 UDB_PA_CFG2 UDB_PA_CFG3 UDB_PA_CFG3 UDB_PA_CFG4 UDB_PA_CFG5 UDB_PA_CFG5 UDB_PA_CFG5 UDB_PA_CFG6                                                                                                                                                                                                          | <b>550</b>                                                         |
| 19. UDB   | 18.1.8  Port Ada 19.1 Re 19.1.1 19.1.2 19.1.3 19.1.4 19.1.5 19.1.6 19.1.7 19.1.8 19.1.9                                                                                              | apter Registers egister Details UDB_PA_CFG0 UDB_PA_CFG1 UDB_PA_CFG2 UDB_PA_CFG3 UDB_PA_CFG4 UDB_PA_CFG5 UDB_PA_CFG5 UDB_PA_CFG5 UDB_PA_CFG6 UDB_PA_CFG6 UDB_PA_CFG7 UDB_PA_CFG7                                                                                                                                                                                  | <b>550</b>                                                         |
| 19. UDB   | 18.1.8  Port Ada 19.1 Re 19.1.1 19.1.2 19.1.3 19.1.4 19.1.5 19.1.6 19.1.7 19.1.8 19.1.9 19.1.10                                                                                      | apter Registers egister Details  UDB_PA_CFG0  UDB_PA_CFG1  UDB_PA_CFG2  UDB_PA_CFG3  UDB_PA_CFG4  UDB_PA_CFG5  UDB_PA_CFG5  UDB_PA_CFG5  UDB_PA_CFG6  UDB_PA_CFG6  UDB_PA_CFG7  UDB_PA_CFG7  UDB_PA_CFG8                                                                                                                                                         | 550<br>550<br>551<br>555<br>557<br>560<br>561<br>563<br>565        |
| 19. UDB   | 18.1.8  Port Ada  19.1 Re 19.1.1 19.1.2 19.1.3 19.1.4 19.1.5 19.1.6 19.1.7 19.1.8 19.1.9 19.1.10 19.1.11                                                                             | apter Registers egister Details  UDB_PA_CFG0  UDB_PA_CFG1  UDB_PA_CFG2  UDB_PA_CFG3  UDB_PA_CFG4  UDB_PA_CFG5  UDB_PA_CFG5  UDB_PA_CFG6  UDB_PA_CFG6  UDB_PA_CFG6  UDB_PA_CFG7  UDB_PA_CFG8  UDB_PA_CFG8  UDB_PA_CFG9  UDB_PA_CFG9  UDB_PA_CFG9                                                                                                                  | 550<br>550<br>551<br>555<br>557<br>569<br>561<br>563<br>565<br>567 |
| 19. UDB   | 18.1.8  Port Ada 19.1 Re 19.1.1 19.1.2 19.1.3 19.1.4 19.1.5 19.1.6 19.1.7 19.1.8 19.1.9 19.1.10 19.1.11 19.1.12                                                                      | apter Registers egister Details  UDB_PA_CFG0  UDB_PA_CFG1  UDB_PA_CFG2  UDB_PA_CFG3  UDB_PA_CFG4  UDB_PA_CFG5  UDB_PA_CFG5  UDB_PA_CFG6  UDB_PA_CFG6  UDB_PA_CFG7  UDB_PA_CFG7  UDB_PA_CFG8  UDB_PA_CFG8  UDB_PA_CFG9  UDB_PA_CFG9  UDB_PA_CFG10  UDB_PA_CFG11                                                                                                   | 550<br>                                                            |
| 19. UDB   | 18.1.8  Port Ada 19.1 Re 19.1.1 19.1.2 19.1.3 19.1.4 19.1.5 19.1.6 19.1.7 19.1.8 19.1.9 19.1.10 19.1.11 19.1.12 19.1.13                                                              | apter Registers egister Details  UDB_PA_CFG0  UDB_PA_CFG1  UDB_PA_CFG2  UDB_PA_CFG3  UDB_PA_CFG4  UDB_PA_CFG5  UDB_PA_CFG5  UDB_PA_CFG6  UDB_PA_CFG6  UDB_PA_CFG7  UDB_PA_CFG8  UDB_PA_CFG8  UDB_PA_CFG9  UDB_PA_CFG9  UDB_PA_CFG10  UDB_PA_CFG11  UDB_PA_CFG12                                                                                                  | 550<br>                                                            |
| 19. UDB   | 18.1.8  Port Ada 19.1 Re 19.1.1 19.1.2 19.1.3 19.1.4 19.1.5 19.1.6 19.1.7 19.1.8 19.1.9 19.1.10 19.1.11 19.1.12                                                                      | apter Registers egister Details  UDB_PA_CFG0  UDB_PA_CFG1  UDB_PA_CFG2  UDB_PA_CFG3  UDB_PA_CFG4  UDB_PA_CFG5  UDB_PA_CFG5  UDB_PA_CFG6  UDB_PA_CFG6  UDB_PA_CFG7  UDB_PA_CFG7  UDB_PA_CFG8  UDB_PA_CFG8  UDB_PA_CFG9  UDB_PA_CFG9  UDB_PA_CFG10  UDB_PA_CFG11                                                                                                   | 550<br>                                                            |
|           | 18.1.8  Port Ada 19.1 Re 19.1.1 19.1.2 19.1.3 19.1.4 19.1.5 19.1.6 19.1.7 19.1.8 19.1.9 19.1.10 19.1.11 19.1.12 19.1.13 19.1.14 19.1.15                                              | apter Registers egister Details  UDB_PA_CFG0  UDB_PA_CFG1  UDB_PA_CFG2  UDB_PA_CFG3  UDB_PA_CFG4  UDB_PA_CFG5  UDB_PA_CFG6  UDB_PA_CFG6  UDB_PA_CFG7  UDB_PA_CFG8  UDB_PA_CFG9  UDB_PA_CFG9  UDB_PA_CFG10  UDB_PA_CFG11  UDB_PA_CFG12  UDB_PA_CFG13  UDB_PA_CFG14                                                                                                | 550<br>                                                            |
|           | 18.1.8  Port Ada 19.1 Re 19.1.1 19.1.2 19.1.3 19.1.4 19.1.5 19.1.6 19.1.7 19.1.8 19.1.9 19.1.10 19.1.11 19.1.12 19.1.13 19.1.14 19.1.15  Routing                                     | apter Registers egister Details  UDB_PA_CFG0  UDB_PA_CFG1  UDB_PA_CFG2  UDB_PA_CFG3  UDB_PA_CFG4  UDB_PA_CFG5  UDB_PA_CFG5  UDB_PA_CFG6  UDB_PA_CFG6  UDB_PA_CFG7  UDB_PA_CFG8  UDB_PA_CFG9  UDB_PA_CFG9  UDB_PA_CFG10  UDB_PA_CFG11  UDB_PA_CFG12  UDB_PA_CFG13  UDB_PA_CFG14  Registers                                                                        | 550<br>                                                            |
|           | 18.1.8  Port Ada 19.1 Re 19.1.1 19.1.2 19.1.3 19.1.4 19.1.5 19.1.6 19.1.7 19.1.8 19.1.9 19.1.10 19.1.11 19.1.12 19.1.13 19.1.14 19.1.15  Routing                                     | apter Registers egister Details  UDB_PA_CFG0  UDB_PA_CFG1  UDB_PA_CFG2  UDB_PA_CFG3  UDB_PA_CFG4  UDB_PA_CFG5  UDB_PA_CFG6  UDB_PA_CFG6  UDB_PA_CFG7  UDB_PA_CFG8  UDB_PA_CFG9  UDB_PA_CFG10  UDB_PA_CFG11  UDB_PA_CFG13  UDB_PA_CFG13  UDB_PA_CFG14  Registers egister Details                                                                                  | 550                                                                |
|           | 18.1.8  Port Ada 19.1 Re 19.1.1 19.1.2 19.1.3 19.1.4 19.1.5 19.1.6 19.1.7 19.1.8 19.1.9 19.1.10 19.1.11 19.1.12 19.1.13 19.1.14 19.1.15  Routing 20.1 Re                             | apter Registers egister Details                                                                                                                                                                                                                                                                                                                                  | 550                                                                |
|           | 18.1.8  Port Ada 19.1 Re 19.1.1 19.1.2 19.1.3 19.1.4 19.1.5 19.1.6 19.1.7 19.1.8 19.1.9 19.1.10 19.1.11 19.1.12 19.1.13 19.1.14 19.1.15  Routing 20.1 Re 20.1.1                      | apter Registers egister Details  UDB_PA_CFG0  UDB_PA_CFG1  UDB_PA_CFG2  UDB_PA_CFG3  UDB_PA_CFG4  UDB_PA_CFG5  UDB_PA_CFG6  UDB_PA_CFG6  UDB_PA_CFG7  UDB_PA_CFG8  UDB_PA_CFG9  UDB_PA_CFG10  UDB_PA_CFG11  UDB_PA_CFG13  UDB_PA_CFG13  UDB_PA_CFG14  Registers egister Details                                                                                  | 550                                                                |
|           | 18.1.8  Port Ada 19.1 Re 19.1.1 19.1.2 19.1.3 19.1.4 19.1.5 19.1.6 19.1.7 19.1.8 19.1.9 19.1.10 19.1.11 19.1.12 19.1.13 19.1.14 19.1.15  Routing 20.1 Re 20.1.1 20.1.2               | apter Registers egister Details                                                                                                                                                                                                                                                                                                                                  | 550                                                                |
|           | 18.1.8  Port Ada 19.1 Re 19.1.1 19.1.2 19.1.3 19.1.4 19.1.5 19.1.6 19.1.7 19.1.8 19.1.9 19.1.10 19.1.11 19.1.12 19.1.13 19.1.14 19.1.15  Routing 20.1 Re 20.1.1 20.1.2 20.1.3        | apter Registers egister Details  UDB_PA_CFG0  UDB_PA_CFG1  UDB_PA_CFG2  UDB_PA_CFG3  UDB_PA_CFG4  UDB_PA_CFG5  UDB_PA_CFG6  UDB_PA_CFG6  UDB_PA_CFG7  UDB_PA_CFG8  UDB_PA_CFG9  UDB_PA_CFG9  UDB_PA_CFG10  UDB_PA_CFG11  UDB_PA_CFG11  UDB_PA_CFG12  UDB_PA_CFG13  UDB_PA_CFG14  Registers egister Details  UDB_P_ROUTE_HC  UDB_P_ROUTE_HV_L  UDB_P_ROUTE_HS     | 550                                                                |
|           | 18.1.8  Port Ada 19.1 Re 19.1.1 19.1.2 19.1.3 19.1.4 19.1.5 19.1.6 19.1.7 19.1.8 19.1.9 19.1.10 19.1.11 19.1.12 19.1.13 19.1.14 19.1.15  Routing 20.1 Re 20.1.1 20.1.2 20.1.3 20.1.4 | apter Registers egister Details  UDB_PA_CFG0  UDB_PA_CFG1  UDB_PA_CFG2  UDB_PA_CFG3  UDB_PA_CFG3  UDB_PA_CFG5  UDB_PA_CFG5  UDB_PA_CFG6  UDB_PA_CFG6  UDB_PA_CFG7  UDB_PA_CFG8  UDB_PA_CFG9  UDB_PA_CFG10  UDB_PA_CFG11  UDB_PA_CFG12  UDB_PA_CFG13  UDB_PA_CFG14  Registers egister Details  UDB_P_ROUTE_HC  UDB_P_ROUTE_HV_L  UDB_P_ROUTE_HS  UDB_P_ROUTE_HV_R | 550                                                                |



|         | 24.1 Re 24.1.1 24.1.2 24.1.3 24.1.4 24.1.5 24.1.6 24.1.7 24.1.8 24.1.9 24.1.10 24.1.11            | ## April                                                                                                                                     |                                     |
|---------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|
| 24. UDE | 24.1 Re 24.1.1 24.1.2 24.1.3 24.1.4 24.1.5 24.1.6 24.1.7 24.1.8 24.1.9 24.1.10                    | egister Details  UDB_W32_A0  UDB_W32_A1  UDB_W32_D0  UDB_W32_D1  UDB_W32_F0  UDB_W32_F1  UDB_W32_ST  UDB_W32_CTL  UDB_W32_ACTL  UDB_W32_ACTL | 627 628 629 630 631 633 633 634 635 |
| 24. UDE | 24.1 Re<br>24.1.1<br>24.1.2<br>24.1.3<br>24.1.4<br>24.1.5<br>24.1.6<br>24.1.7<br>24.1.8<br>24.1.9 | egister Details  UDB_W32_A0  UDB_W32_A1  UDB_W32_D0  UDB_W32_D1  UDB_W32_F0  UDB_W32_F1  UDB_W32_ST  UDB_W32_CTL  UDB_W32_MSK                |                                     |
| 24. UDE | 24.1 Re<br>24.1.1<br>24.1.2<br>24.1.3<br>24.1.4<br>24.1.5<br>24.1.6<br>24.1.7<br>24.1.8           | egister Details  UDB_W32_A0  UDB_W32_A1  UDB_W32_D0  UDB_W32_D1  UDB_W32_F0  UDB_W32_F1  UDB_W32_ST  UDB_W32_CTL                             |                                     |
| 24. UDE | 24.1 Re<br>24.1.1<br>24.1.2<br>24.1.3<br>24.1.4<br>24.1.5<br>24.1.6<br>24.1.7                     | egister Details                                                                                                                              |                                     |
| 24. UDE | 24.1 Re<br>24.1.1<br>24.1.2<br>24.1.3<br>24.1.4<br>24.1.5<br>24.1.6                               | egister Details                                                                                                                              |                                     |
| 24. UDE | 24.1 Re<br>24.1.1<br>24.1.2<br>24.1.3<br>24.1.4<br>24.1.5                                         | egister Details                                                                                                                              |                                     |
| 24. UDE | 24.1 Re<br>24.1.1<br>24.1.2<br>24.1.3<br>24.1.4                                                   | egister Details                                                                                                                              |                                     |
| 24. UDE | 24.1 Re<br>24.1.1<br>24.1.2<br>24.1.3                                                             | egister Details                                                                                                                              |                                     |
| 24. UDE | 24.1 Re<br>24.1.1<br>24.1.2                                                                       | egister Details                                                                                                                              |                                     |
| 24. UDE | 24.1 Re<br>24.1.1                                                                                 | egister DetailsUDB_W32_A0                                                                                                                    | 627<br>628                          |
| 24. UDE | 24.1 Re                                                                                           | egister Details                                                                                                                              | 627                                 |
| 24. UDE |                                                                                                   |                                                                                                                                              |                                     |
| 24 1105 | 2 22 Lis M                                                                                        |                                                                                                                                              | 697                                 |
|         |                                                                                                   | Jorking Pagistors                                                                                                                            |                                     |
|         | 23.1.11                                                                                           | UDB_W16_MC                                                                                                                                   | 626                                 |
|         |                                                                                                   | UDB_W16_ACTL                                                                                                                                 | 623                                 |
|         | 23.1.9                                                                                            | UDB_W16_MSK                                                                                                                                  | 622                                 |
|         | 23.1.8                                                                                            | UDB_W16_CTL                                                                                                                                  | 621                                 |
|         | 23.1.7                                                                                            | UDB_W16_ST                                                                                                                                   |                                     |
|         | 23.1.6                                                                                            | UDB_W16_F1                                                                                                                                   |                                     |
|         | 23.1.5                                                                                            | UDB W16 F0                                                                                                                                   |                                     |
|         | 23.1.3                                                                                            | UDB_W16_D1                                                                                                                                   |                                     |
|         | 23.1.2                                                                                            | UDB_W16_D0                                                                                                                                   |                                     |
|         | 23.1.1<br>23.1.2                                                                                  | UDB_W16_A0<br>UDB_W16_A1                                                                                                                     |                                     |
|         |                                                                                                   | egister Details                                                                                                                              |                                     |
| Z3. UDE |                                                                                                   | forking Registers                                                                                                                            | 613                                 |
| 22 1105 | ) 16 F:+ 144                                                                                      | Jorking Degisters                                                                                                                            | 242                                 |
|         | 22.1.6                                                                                            | UDB_CAT16_MC                                                                                                                                 |                                     |
|         | 22.1.5                                                                                            | UDB_CAT16_ACTL_MSK                                                                                                                           |                                     |
|         | 22.1.4                                                                                            | UDB_CAT16_CTL_ST                                                                                                                             |                                     |
|         | 22.1.3                                                                                            | UDB CAT16 F                                                                                                                                  |                                     |
|         | 22.1.1                                                                                            | UDB_CAT16_D                                                                                                                                  |                                     |
|         | 22.1.1                                                                                            | UDB_CAT16_A                                                                                                                                  |                                     |
| 001     |                                                                                                   | egister Details                                                                                                                              |                                     |
| 22. UDF | 3 16-bit C                                                                                        | oncatenated Working Registers                                                                                                                | 605                                 |
|         | 21.1.11                                                                                           | UDB_W8_MC                                                                                                                                    | 604                                 |
|         | 21.1.10                                                                                           | UDB_W8_ACTL                                                                                                                                  |                                     |
|         | 21.1.9                                                                                            | UDB_W8_MSK                                                                                                                                   |                                     |
|         | 21.1.8                                                                                            | UDB_W8_CTL                                                                                                                                   | 600                                 |
|         | 21.1.7                                                                                            | UDB_W8_ST                                                                                                                                    | 599                                 |
|         | 21.1.6                                                                                            | UDB_W8_F1                                                                                                                                    |                                     |
|         | 21.1.5                                                                                            | UDB_W8_F0                                                                                                                                    |                                     |
|         | 21.1.3                                                                                            | UDB_W8_D1                                                                                                                                    |                                     |
|         | 21.1.2                                                                                            | UDB_W8_D0                                                                                                                                    |                                     |
|         | 21.1.1<br>21.1.2                                                                                  | UDB_W8_A0<br>UDB_W8_A1                                                                                                                       |                                     |
|         | 21.1 Re<br>21.1.1                                                                                 | egister Details                                                                                                                              |                                     |
| Z1. UDE |                                                                                                   | orking Registers                                                                                                                             |                                     |
| 24 11DE | 0 0 bi4 \Ma                                                                                       | arking Bagiotora                                                                                                                             | 592                                 |
|         | 20.1.12                                                                                           | UDB_P_ROUTE_VS                                                                                                                               |                                     |
|         | 20.1.11                                                                                           | UDB_P_ROUTE_RCIN                                                                                                                             |                                     |
|         | 20.1.9                                                                                            | UDB P ROUTE SCIOIN                                                                                                                           |                                     |
|         | 20.1.9                                                                                            | UDB P ROUTE SCIN                                                                                                                             |                                     |
|         | 20.1.8                                                                                            | UDB_P_ROUTE_DPIN1                                                                                                                            |                                     |



| 25.1.1                  | UDB_UDBIF_BANK_CTL             | 643 |
|-------------------------|--------------------------------|-----|
| 25.1.2                  | UDB_UDBIF_WAIT_CFG             |     |
| 25.1.3                  | UDB_UDBIF_INT_CLK_CTL          | 647 |
| 26. UDB Single C        | Configuration Registers        | 648 |
| 26.1 Re                 | egister Details                | 648 |
| 26.1.1                  | UDB_P_U_PLD_IT                 | 650 |
| 26.1.2                  | UDB_P_U_PLD_ORT                |     |
| 26.1.3                  | UDB_P_U_PLD_MC_CFG_CEN_CONST   |     |
| 26.1.4                  | UDB_P_U_PLD_MC_CFG_XORFB       |     |
| 26.1.5                  | UDB_P_U_PLD_MC_SET_RESET       |     |
| 26.1.6                  | UDB_P_U_PLD_MC_CFG_BYPASS      |     |
| 26.1.7                  | UDB_P_U_CFG0                   |     |
| 26.1.8                  | UDB_P_U_CFG1                   |     |
| 26.1.9                  | UDB_P_U_CFG2                   |     |
| 26.1.10                 | UDB_P_U_CFG3                   |     |
| 26.1.11<br>26.1.12      | UDB_P_U_CFG4<br>UDB P U CFG5   |     |
| 26.1.12                 | UDB_P_U_CFG5UDB_P_U_CFG6       |     |
| 26.1.14                 | UDB P U CFG7                   |     |
| 26.1.15                 | UDB_P_U_CFG8                   |     |
| 26.1.16                 | UDB P U CFG9                   |     |
| 26.1.17                 | UDB_P_U_CFG10                  |     |
| 26.1.18                 | UDB P U CFG11                  |     |
| 26.1.19                 | UDB_P_U_CFG12                  |     |
| 26.1.20                 | UDB_P_U_CFG13                  | 688 |
| 26.1.21                 | UDB_P_U_CFG14                  |     |
| 26.1.22                 | UDB_P_U_CFG15                  |     |
| 26.1.23                 | UDB_P_U_CFG16                  |     |
| 26.1.24                 | UDB_P_U_CFG17                  |     |
| 26.1.25                 | UDB_P_U_CFG18                  |     |
| 26.1.26                 | UDB_P_U_CFG19                  |     |
| 26.1.27                 | UDB_P_U_CFG20                  |     |
| 26.1.28                 | UDB_P_U_CFG21                  |     |
| 26.1.29                 | UDB_P_U_CFG22                  |     |
| 26.1.30<br>26.1.31      | UDB_P_U_CFG23<br>UDB_P_U_CFG24 |     |
| 26.1.32                 | UDB_P_U_CFG25                  |     |
| 26.1.33                 | UDB P U CFG26                  |     |
| 26.1.34                 | UDB P U CFG27                  |     |
| 26.1.35                 | UDB_P_U_CFG28                  |     |
| 26.1.36                 | UDB P U CFG29                  |     |
| 26.1.37                 | UDB_P_U_CFG30                  |     |
| 26.1.38                 | UDB P U CFG31                  |     |
| 26.1.39                 | UDB_P_U_DCFG                   |     |
| <b>Revision History</b> |                                | 724 |

# Register Mapping



The Register Mapping section discusses the registers and lists all the registers in mapping tables, in address order. For Architecture details, refer to PSoC 4100/4200 Family PSoC 4 Architecture Technical Reference Manual (TRM).

#### **Register General Conventions**

The register conventions specific to this section and the Register Reference chapter are listed in this table.

| Convention                        | Description             | Explanation                                                                                           |
|-----------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------|
| RW                                | Read/Write              | These bits can be both read and written.                                                              |
| R                                 | Read only               | These bits can only be read. Writing has no effect on the bit value.                                  |
| W                                 | Write only              | These bits can only be written. Reading the bit returns the reset value.                              |
| RW1C                              | Read/Write '1' to clear | These bits can be read as well as cleared by writing '1'. Writing '0' has no effect on the bit value. |
| RW0C                              | Read/Write '0' to clear | These bits can be read as well as cleared by writing '0'. Writing '1' has no effect on the bit value. |
| RW1S                              | Read/Write '1' to set   | These bits can be read as well as set by writing '1'. Writing '0' has no effect on the bit value.     |
| None / Reserved                   | Reserved bits           | Keep these bits at the default value                                                                  |
| 'x' in a register /bit field name | Multiple instances      | Multiple instances/address ranges of the same register/bit field                                      |

#### **Acronyms**

This table lists the acronyms used in this document

Table 1-1. Acronyms

| Symbol | Unit of Measure                                                                                 |
|--------|-------------------------------------------------------------------------------------------------|
| ABUS   | analog output bus                                                                               |
| AC     | alternating current                                                                             |
| ADC    | analog-to-digital converter                                                                     |
| AHB    | AMBA (advanced microcontroller bus architecture) high-performance bus, an ARM data transfer bus |
| API    | application programming interface                                                               |
| APOR   | analog power-on reset                                                                           |
| BC     | broadcast clock                                                                                 |
| ВОМ    | bill of materials                                                                               |
| BR     | bit rate                                                                                        |
| BRA    | bus request acknowledge                                                                         |
| BRQ    | bus request                                                                                     |
| CAN    | controller area network                                                                         |
| CI     | carry in                                                                                        |
| CMP    | compare                                                                                         |
| со     | carry out                                                                                       |
| CPU    | central processing unit                                                                         |
| CRC    | cyclic redundancy check                                                                         |



Table 1-1. Acronyms

| Unit of Measure                                     |
|-----------------------------------------------------|
| CapSense sigma delta                                |
| continuous time                                     |
| continuous time block-mini                          |
| digital-to-analog converter                         |
| direct current                                      |
| digital or data input                               |
| direct memory access                                |
| differential nonlinearity                           |
| digital or data output                              |
| digital signal interface                            |
| deep-sleep mode                                     |
|                                                     |
| external crystal oscillator                         |
| electrically erasable programmable read only memory |
| external memory interface                           |
| feedback Court of the court                         |
| first in first out                                  |
| full scale range                                    |
| general purpose I/O                                 |
| host-controller interface                           |
| high-frequency clock                                |
| inter-integrated circuit                            |
| integrated development environment                  |
| internal low-speed oscillator                       |
| internal main oscillator                            |
| integral nonlinearity                               |
| input/output                                        |
| I/O read                                            |
| I/O write                                           |
| initial power on reset                              |
| interrupt request acknowledge                       |
| interrupt request                                   |
| interrupt service routine                           |
| interrupt vector read                               |
| logical link control and adaptation protocol        |
| low-power comparator                                |
| last received bit                                   |
| last received byte                                  |
| least significant bit                               |
| least significant byte                              |
| lookup table                                        |
| master-in-slave-out                                 |
| memory mapped input/output                          |
| master-out-slave-in                                 |
| most significant bit                                |
|                                                     |



Table 1-1. Acronyms

| Symbol            | Unit of Measure                             |
|-------------------|---------------------------------------------|
| MSB               | most significant byte                       |
| PC                | program counter                             |
| PCH               | program counter high                        |
| PCL               | program counter low                         |
| PD                | power down                                  |
| PGA               | programmable gain amplifier                 |
| PM                | power management                            |
| PMA               | PSoC memory arbiter                         |
| POR               | power-on reset                              |
| PPOR              | precision power-on reset                    |
| PRS               | pseudo random sequence                      |
| PSoC <sup>®</sup> | Programmable System-on-Chip                 |
| PSRR              | power supply rejection ratio                |
| PSSDC             | power system sleep duty cycle               |
| PWM               | pulse width modulator                       |
| RAM               | random-access memory                        |
| RETI              | return from interrupt                       |
| RF                | radio frequency                             |
| ROM               | read only memory                            |
| RW                | read/write                                  |
| SAR               | successive approximation register           |
| SC                | switched capacitor                          |
| SCB               | serial communication block                  |
| SIE               | serial interface engine                     |
| SIO               | special I/O                                 |
| SE0               | single-ended zero                           |
| SNR               | signal-to-noise ratio                       |
| SOF               | start of frame                              |
| SOI               | start of instruction                        |
| SP                | stack pointer                               |
| SPD               | sequential phase detector                   |
| SPI               | serial peripheral interconnect              |
| SPIM              | serial peripheral interconnect master       |
| SPIS              | serial peripheral interconnect slave        |
| SRAM              | static random-access memory                 |
| SRSS              | system resources sub-system                 |
| SROM              | supervisory read only memory                |
| SSADC             | single slope ADC                            |
| SSC               | supervisory system call                     |
| SYSCLK            | system clock                                |
| SWD               | single wire debug                           |
| TC                | terminal count                              |
| TD                | transaction descriptors                     |
| UART              | universal asynchronous receiver/transmitter |



#### Table 1-1. Acronyms

| Symbol | Unit of Measure            |
|--------|----------------------------|
| UDB    | universal digital block    |
| USB    | universal serial bus       |
| USBIO  | USB I/O                    |
| wco    | watch crystal oscillator   |
| WDT    | watchdog timer             |
| WDR    | watchdog reset             |
| XRES   | external reset             |
| XRES_N | external reset, active low |

# 1 Cortex-M0 Registers



This section discusses the Cortex-M0 (CM0) registers. It lists all the registers in mapping tables, in address order.

## 1.1 Register Details

| Register Name  | Address    |
|----------------|------------|
| CM0_DWT_PID4   | 0xE0001FD0 |
| CM0_DWT_PID0   | 0xE0001FE0 |
| CM0_DWT_PID1   | 0xE0001FE4 |
| CM0_DWT_PID2   | 0xE0001FE8 |
| CM0_DWT_PID3   | 0xE0001FEC |
| CM0_DWT_CID0   | 0xE0001FF0 |
| CM0_DWT_CID1   | 0xE0001FF4 |
| CM0_DWT_CID2   | 0xE0001FF8 |
| CM0_DWT_CID3   | 0xE0001FFC |
| CM0_BP_PID4    | 0xE0002FD0 |
| CM0_BP_PID0    | 0xE0002FE0 |
| CM0_BP_PID1    | 0xE0002FE4 |
| CM0_BP_PID2    | 0xE0002FE8 |
| CM0_BP_PID3    | 0xE0002FEC |
| CM0_BP_CID0    | 0xE0002FF0 |
| CM0_BP_CID1    | 0xE0002FF4 |
| CM0_BP_CID2    | 0xE0002FF8 |
| CM0_BP_CID3    | 0xE0002FFC |
| CM0_SYST_CSR   | 0xE000E010 |
| CM0_SYST_RVR   | 0xE000E014 |
| CM0_SYST_CVR   | 0xE000E018 |
| CM0_SYST_CALIB | 0xE000E01C |
| CM0_ISER       | 0xE000E100 |
| CM0_ICER       | 0xE000E180 |
| CM0_ISPR       | 0xE000E200 |
| CM0_ICPR       | 0xE000E280 |
| CM0_IPR        | 0xE000E400 |



| CM0_ICSR         0xE000ED04           CM0_AIRCR         0xE000ED0C           CM0_SCR         0xE000ED10           CM0_CCR         0xE000ED14           CM0_SHPR2         0xE000ED1C           CM0_SHPR3         0xE000ED20           CM0_SHCSR         0xE000EPD0           CM0_SCS_PID4         0xE000EFD0           CM0_SCS_PID0         0xE000EFE0           CM0_SCS_PID1         0xE000EFE4           CM0_SCS_PID2         0xE000EFE8           CM0_SCS_PID3         0xE000EFF0           CM0_SCS_CID0         0xE000EFF0           CM0_SCS_CID1         0xE000EFF0           CM0_SCS_CID2         0xE000EFF0           CM0_SCS_CID3         0xE000EFF0           CM0_SCS_CID3         0xE000EFF0           CM0_ROM_SCS         0xE00FF000           CM0_ROM_BOWT         0xE00FF000           CM0_ROM_END         0xE00FF004           CM0_ROM_END         0xE00FF00C           CM0_ROM_END         0xE00FF00C           CM0_ROM_END         0xE00FFF0D           CM0_ROM_PID4         0xE00FFFE0           CM0_ROM_PID1         0xE00FFFE0           CM0_ROM_PID2         0xE00FFFE0           CM0_ROM_CID1         0xE00FFFF0 </th <th>Register Name</th> <th>Address</th>          | Register Name | Address    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------|
| CM0_AIRCR         0xE000ED0C           CM0_SCR         0xE000ED10           CM0_CCR         0xE000ED14           CM0_SHPR2         0xE000ED1C           CM0_SHPR3         0xE000ED20           CM0_SHCSR         0xE000EPD0           CM0_SCS_PID4         0xE000EFD0           CM0_SCS_PID0         0xE000EFE0           CM0_SCS_PID1         0xE000EFE4           CM0_SCS_PID2         0xE000EFE8           CM0_SCS_PID3         0xE000EFE0           CM0_SCS_CID0         0xE000EFF0           CM0_SCS_CID1         0xE000EFF4           CM0_SCS_CID2         0xE000EFF2           CM0_SCS_CID3         0xE000EFF0           CM0_ROM_SCS         0xE00FF000           CM0_ROM_BOU         0xE00FF000           CM0_ROM_BPU         0xE00FF004           CM0_ROM_END         0xE00FF00C           CM0_ROM_END         0xE00FF00C           CM0_ROM_END         0xE00FFF0C           CM0_ROM_PID4         0xE00FFFE0           CM0_ROM_PID5         0xE00FFFE0           CM0_ROM_PID1         0xE00FFFE0           CM0_ROM_PID3         0xE00FFFE0           CM0_ROM_CID0         0xE00FFFF0           CM0_ROM_CID1         0xE00FFFF4                                                    | CM0_CPUID     | 0xE000ED00 |
| CMO_SCR         0xE000ED10           CMO_CCR         0xE000ED14           CMO_SHPR2         0xE000ED1C           CMO_SHPR3         0xE000ED20           CMO_SHCSR         0xE000ED24           CMO_SCS_PID4         0xE000EFD0           CMO_SCS_PID9         0xE000EFE0           CMO_SCS_PID1         0xE000EFE4           CMO_SCS_PID2         0xE000EFE8           CMO_SCS_PID3         0xE000EFE0           CMO_SCS_CID0         0xE000EFF0           CMO_SCS_CID1         0xE000EFF4           CMO_SCS_CID2         0xE000EFF8           CMO_SCS_CID3         0xE000EFF0           CMO_SCS_CID3         0xE000EFFC           CMO_ROM_SCS         0xE00FF000           CMO_ROM_BCS         0xE00FF000           CMO_ROM_BPU         0xE00FF000           CMO_ROM_END         0xE00FFCC           CMO_ROM_PID4         0xE00FFFE0           CMO_ROM_PID4         0xE00FFFE0           CMO_ROM_PID1         0xE00FFFE8           CMO_ROM_PID2         0xE00FFFEC           CMO_ROM_PID3         0xE00FFFEC           CMO_ROM_CID0         0xE00FFFFE           CMO_ROM_CID1         0xE00FFFFE                                                                                          | CM0_ICSR      | 0xE000ED04 |
| CM0_CCR         0xE000ED14           CM0_SHPR2         0xE000ED1C           CM0_SHPR3         0xE000ED20           CM0_SHCSR         0xE000ED24           CM0_SCS_PID4         0xE000EFD0           CM0_SCS_PID0         0xE000EFE0           CM0_SCS_PID1         0xE000EFE4           CM0_SCS_PID2         0xE000EFE8           CM0_SCS_PID3         0xE000EFEC           CM0_SCS_CID0         0xE000EFF0           CM0_SCS_CID1         0xE000EFF4           CM0_SCS_CID2         0xE000EFF8           CM0_SCS_CID3         0xE000EFFC           CM0_ROM_SCS         0xE00FF000           CM0_ROM_SCS         0xE00FF000           CM0_ROM_DWT         0xE00FF004           CM0_ROM_END         0xE00FF00C           CM0_ROM_END         0xE00FFCC           CM0_ROM_CSMT         0xE00FFFC           CM0_ROM_PID4         0xE00FFFE0           CM0_ROM_PID0         0xE00FFFE0           CM0_ROM_PID1         0xE00FFFE6           CM0_ROM_PID3         0xE00FFFF6           CM0_ROM_PID3         0xE00FFFF6           CM0_ROM_CID1         0xE00FFFF6           CM0_ROM_CID1         0xE00FFFF6           CM0_ROM_CID1         0xE00FFFF6 </td <td>CM0_AIRCR</td> <td>0xE000ED0C</td> | CM0_AIRCR     | 0xE000ED0C |
| CMO_SHPR3         0xE000ED1C           CMO_SHCSR         0xE000ED24           CMO_SCS_PID4         0xE000EFD0           CMO_SCS_PID0         0xE000EFE0           CMO_SCS_PID1         0xE000EFE4           CMO_SCS_PID2         0xE000EFE8           CMO_SCS_PID3         0xE000EFEC           CMO_SCS_CID0         0xE000EFF0           CMO_SCS_CID1         0xE000EFF4           CMO_SCS_CID2         0xE000EFF8           CMO_SCS_CID3         0xE000EFFC           CMO_ROM_SCS         0xE00FF000           CMO_ROM_SCS         0xE00FF000           CMO_ROM_BPU         0xE00FF004           CMO_ROM_BPU         0xE00FF008           CMO_ROM_CSMT         0xE00FF00C           CMO_ROM_CSMT         0xE00FFF00           CMO_ROM_PID4         0xE00FFFD0           CMO_ROM_PID4         0xE00FFFE0           CMO_ROM_PID1         0xE00FFFE0           CMO_ROM_PID2         0xE00FFFE6           CMO_ROM_PID3         0xE00FFFE6           CMO_ROM_CID0         0xE00FFFF6           CMO_ROM_CID1         0xE00FFFF8                                                                                                                                                                | CM0_SCR       | 0xE000ED10 |
| CMO_SHPR3         0xE000ED20           CMO_SHCSR         0xE000ED24           CMO_SCS_PID4         0xE000EFD0           CMO_SCS_PID0         0xE000EFE0           CMO_SCS_PID1         0xE000EFE4           CMO_SCS_PID2         0xE000EFE8           CMO_SCS_PID3         0xE000EFEC           CMO_SCS_CID0         0xE000EFF0           CMO_SCS_CID1         0xE000EFF4           CMO_SCS_CID2         0xE000EFF8           CMO_SCS_CID3         0xE000EFFC           CMO_ROM_SCS         0xE00FF000           CMO_ROM_DWT         0xE00FF004           CMO_ROM_BPU         0xE00FF008           CMO_ROM_END         0xE00FF00C           CMO_ROM_END         0xE00FFF00           CMO_ROM_CSMT         0xE00FFFD0           CMO_ROM_PID4         0xE00FFFE0           CMO_ROM_PID5         0xE00FFFE8           CMO_ROM_PID1         0xE00FFFE8           CMO_ROM_PID3         0xE00FFFE6           CMO_ROM_CID1         0xE00FFFF4           CMO_ROM_CID1         0xE00FFFF8                                                                                                                                                                                                           | CM0_CCR       | 0xE000ED14 |
| CMO_SHCSR         0xE000ED24           CMO_SCS_PID4         0xE000EFD0           CMO_SCS_PID0         0xE000EFE0           CMO_SCS_PID1         0xE000EFE4           CMO_SCS_PID2         0xE000EFE8           CMO_SCS_PID3         0xE000EFEC           CMO_SCS_CID0         0xE000EFF0           CMO_SCS_CID1         0xE000EFF4           CMO_SCS_CID2         0xE000EFF8           CMO_SCS_CID3         0xE000EFFC           CMO_ROM_SCS         0xE00FF000           CMO_ROM_DWT         0xE00FF004           CMO_ROM_BPU         0xE00FF008           CMO_ROM_END         0xE00FF00C           CMO_ROM_CSMT         0xE00FFFCC           CMO_ROM_PID4         0xE00FFFD0           CMO_ROM_PID4         0xE00FFFE0           CMO_ROM_PID1         0xE00FFFE4           CMO_ROM_PID2         0xE00FFFE8           CMO_ROM_PID3         0xE00FFFFC           CMO_ROM_CID0         0xE00FFFF6           CMO_ROM_CID1         0xE00FFFF4           CMO_ROM_CID2         0xE00FFFF8                                                                                                                                                                                                       | CM0_SHPR2     | 0xE000ED1C |
| CM0_SCS_PID0         0xE000EFE0           CM0_SCS_PID1         0xE000EFE4           CM0_SCS_PID2         0xE000EFE8           CM0_SCS_PID3         0xE000EFEC           CM0_SCS_CID0         0xE000EFF0           CM0_SCS_CID1         0xE000EFF4           CM0_SCS_CID2         0xE000EFF8           CM0_SCS_CID3         0xE000EFFC           CM0_ROM_SCS         0xE00FF000           CM0_ROM_BPU         0xE00FF008           CM0_ROM_BPU         0xE00FF00C           CM0_ROM_CSMT         0xE00FFCC           CM0_ROM_PID4         0xE00FFD0           CM0_ROM_PID4         0xE00FFE0           CM0_ROM_PID1         0xE00FFE0           CM0_ROM_PID1         0xE00FFE6           CM0_ROM_PID3         0xE00FFFE0           CM0_ROM_PID3         0xE00FFFF0           CM0_ROM_CID1         0xE00FFFF4           CM0_ROM_CID1         0xE00FFFF6                                                                                                                                                                                                                                                                                                                                      | CM0_SHPR3     | 0xE000ED20 |
| CM0_SCS_PID0         0xE000EFE0           CM0_SCS_PID1         0xE000EFE4           CM0_SCS_PID2         0xE000EFE8           CM0_SCS_PID3         0xE000EFEC           CM0_SCS_CID0         0xE000EFF0           CM0_SCS_CID1         0xE000EFF4           CM0_SCS_CID2         0xE000EFF8           CM0_SCS_CID3         0xE00FF00           CM0_ROM_SCS         0xE00FF000           CM0_ROM_BPU         0xE00FF004           CM0_ROM_BPU         0xE00FF008           CM0_ROM_END         0xE00FF00C           CM0_ROM_END         0xE00FFF0C           CM0_ROM_PID4         0xE00FFFD0           CM0_ROM_PID4         0xE00FFFE0           CM0_ROM_PID0         0xE00FFFE4           CM0_ROM_PID1         0xE00FFFE8           CM0_ROM_PID3         0xE00FFFEC           CM0_ROM_CID0         0xE00FFFF0           CM0_ROM_CID1         0xE00FFFF4           CM0_ROM_CID1         0xE00FFFF8                                                                                                                                                                                                                                                                                          | CM0_SHCSR     | 0xE000ED24 |
| CM0_SCS_PID1         0xE000EFE4           CM0_SCS_PID2         0xE000EFE8           CM0_SCS_PID3         0xE000EFEC           CM0_SCS_CID0         0xE000EFF0           CM0_SCS_CID1         0xE000EFF4           CM0_SCS_CID2         0xE000EFF8           CM0_SCS_CID3         0xE000EFFC           CM0_ROM_SCS         0xE00FF000           CM0_ROM_DWT         0xE00FF004           CM0_ROM_BPU         0xE00FF008           CM0_ROM_END         0xE00FF00C           CM0_ROM_END         0xE00FFFCC           CM0_ROM_PID4         0xE00FFFD0           CM0_ROM_PID4         0xE00FFFE0           CM0_ROM_PID1         0xE00FFFE0           CM0_ROM_PID2         0xE00FFFE8           CM0_ROM_PID3         0xE00FFFE0           CM0_ROM_CID0         0xE00FFFF0           CM0_ROM_CID1         0xE00FFFF4           CM0_ROM_CID2         0xE00FFFF8                                                                                                                                                                                                                                                                                                                                   | CM0_SCS_PID4  | 0xE000EFD0 |
| CM0_SCS_PID3         0xE000EFEC           CM0_SCS_CID0         0xE000EFF0           CM0_SCS_CID1         0xE000EFF4           CM0_SCS_CID2         0xE000EFF8           CM0_SCS_CID3         0xE000EFFC           CM0_ROM_SCS         0xE00FF000           CM0_ROM_DWT         0xE00FF004           CM0_ROM_BPU         0xE00FF008           CM0_ROM_END         0xE00FF00C           CM0_ROM_CSMT         0xE00FFFCC           CM0_ROM_PID4         0xE00FFFD0           CM0_ROM_PID0         0xE00FFFE0           CM0_ROM_PID1         0xE00FFFE4           CM0_ROM_PID3         0xE00FFFEC           CM0_ROM_CID0         0xE00FFFF0           CM0_ROM_CID1         0xE00FFFF0           CM0_ROM_CID1         0xE00FFFF8                                                                                                                                                                                                                                                                                                                                                                                                                                                                | CM0_SCS_PID0  | 0xE000EFE0 |
| CM0_SCS_PID3         0xE000EFEC           CM0_SCS_CID0         0xE000EFF0           CM0_SCS_CID1         0xE000EFF4           CM0_SCS_CID2         0xE000EFF8           CM0_SCS_CID3         0xE000EFC           CM0_ROM_SCS         0xE00FF000           CM0_ROM_DWT         0xE00FF004           CM0_ROM_BPU         0xE00FF008           CM0_ROM_END         0xE00FF00C           CM0_ROM_CSMT         0xE00FFFCC           CM0_ROM_PID4         0xE00FFFD0           CM0_ROM_PID0         0xE00FFFE0           CM0_ROM_PID1         0xE00FFFE4           CM0_ROM_PID2         0xE00FFFE8           CM0_ROM_PID3         0xE00FFFFC           CM0_ROM_CID0         0xE00FFFF0           CM0_ROM_CID1         0xE00FFFF4           CM0_ROM_CID1         0xE00FFFF8                                                                                                                                                                                                                                                                                                                                                                                                                       | CM0_SCS_PID1  | 0xE000EFE4 |
| CM0_SCS_CID0         0xE000EFF0           CM0_SCS_CID1         0xE000EFF4           CM0_SCS_CID2         0xE000EFF8           CM0_SCS_CID3         0xE000EFFC           CM0_ROM_SCS         0xE00FF000           CM0_ROM_DWT         0xE00FF004           CM0_ROM_BPU         0xE00FF008           CM0_ROM_END         0xE00FF00C           CM0_ROM_CSMT         0xE00FFFCC           CM0_ROM_PID4         0xE00FFFD0           CM0_ROM_PID0         0xE00FFFE0           CM0_ROM_PID1         0xE00FFFE4           CM0_ROM_PID2         0xE00FFFE8           CM0_ROM_PID3         0xE00FFFE0           CM0_ROM_CID0         0xE00FFFF0           CM0_ROM_CID1         0xE00FFFF8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | CM0_SCS_PID2  | 0xE000EFE8 |
| CM0_SCS_CID1         0xE000EFF4           CM0_SCS_CID2         0xE000EFF8           CM0_SCS_CID3         0xE000EFFC           CM0_ROM_SCS         0xE00FF000           CM0_ROM_DWT         0xE00FF004           CM0_ROM_BPU         0xE00FF008           CM0_ROM_END         0xE00FF00C           CM0_ROM_CSMT         0xE00FFFCC           CM0_ROM_PID4         0xE00FFFD0           CM0_ROM_PID0         0xE00FFFE0           CM0_ROM_PID1         0xE00FFFE4           CM0_ROM_PID2         0xE00FFFE8           CM0_ROM_PID3         0xE00FFFEC           CM0_ROM_CID0         0xE00FFFF0           CM0_ROM_CID1         0xE00FFFF4           CM0_ROM_CID1         0xE00FFFF8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | CM0_SCS_PID3  | 0xE000EFEC |
| CM0_SCS_CID2         0xE000EFF8           CM0_SCS_CID3         0xE000FFC           CM0_ROM_SCS         0xE00FF000           CM0_ROM_DWT         0xE00FF004           CM0_ROM_BPU         0xE00FF008           CM0_ROM_END         0xE00FF00C           CM0_ROM_CSMT         0xE00FFCC           CM0_ROM_PID4         0xE00FFFD0           CM0_ROM_PID0         0xE00FFFE0           CM0_ROM_PID1         0xE00FFFE4           CM0_ROM_PID2         0xE00FFFE8           CM0_ROM_PID3         0xE00FFFE0           CM0_ROM_CID0         0xE00FFFF0           CM0_ROM_CID1         0xE00FFFF4           CM0_ROM_CID1         0xE00FFFF8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CM0_SCS_CID0  | 0xE000EFF0 |
| CM0_SCS_CID3         0xE000EFFC           CM0_ROM_SCS         0xE00FF000           CM0_ROM_DWT         0xE00FF004           CM0_ROM_BPU         0xE00FF008           CM0_ROM_END         0xE00FF00C           CM0_ROM_CSMT         0xE00FFFCC           CM0_ROM_PID4         0xE00FFFD0           CM0_ROM_PID0         0xE00FFFE0           CM0_ROM_PID1         0xE00FFFE4           CM0_ROM_PID2         0xE00FFFE8           CM0_ROM_PID3         0xE00FFFFC           CM0_ROM_CID0         0xE00FFFF0           CM0_ROM_CID1         0xE00FFFF4           CM0_ROM_CID2         0xE00FFFF8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | CM0_SCS_CID1  | 0xE000EFF4 |
| CM0_ROM_SCS         0xE00FF000           CM0_ROM_DWT         0xE00FF004           CM0_ROM_BPU         0xE00FF008           CM0_ROM_END         0xE00FF00C           CM0_ROM_CSMT         0xE00FFFCC           CM0_ROM_PID4         0xE00FFFD0           CM0_ROM_PID5         0xE00FFFE0           CM0_ROM_PID1         0xE00FFFE4           CM0_ROM_PID2         0xE00FFFE8           CM0_ROM_PID3         0xE00FFFFC           CM0_ROM_CID0         0xE00FFFF0           CM0_ROM_CID1         0xE00FFFF4           CM0_ROM_CID2         0xE00FFFF8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | CM0_SCS_CID2  | 0xE000EFF8 |
| CMO_ROM_DWT         0xE00FF004           CMO_ROM_BPU         0xE00FF008           CMO_ROM_END         0xE00FF00C           CMO_ROM_CSMT         0xE00FFFCC           CMO_ROM_PID4         0xE00FFFD0           CMO_ROM_PID0         0xE00FFFE0           CM0_ROM_PID1         0xE00FFFE4           CM0_ROM_PID2         0xE00FFFE8           CM0_ROM_PID3         0xE00FFFEC           CM0_ROM_CID0         0xE00FFFF0           CM0_ROM_CID1         0xE00FFFF4           CM0_ROM_CID2         0xE00FFFF8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | CM0_SCS_CID3  | 0xE000EFFC |
| CM0_ROM_BPU         0xE00FF008           CM0_ROM_END         0xE00FF00C           CM0_ROM_CSMT         0xE00FFFCC           CM0_ROM_PID4         0xE00FFFD0           CM0_ROM_PID0         0xE00FFFE0           CM0_ROM_PID1         0xE00FFFE4           CM0_ROM_PID2         0xE00FFFE8           CM0_ROM_PID3         0xE00FFFEC           CM0_ROM_CID0         0xE00FFFF0           CM0_ROM_CID1         0xE00FFFF4           CM0_ROM_CID2         0xE00FFFF8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | CM0_ROM_SCS   | 0xE00FF000 |
| CM0_ROM_END         0xE00FF00C           CM0_ROM_CSMT         0xE00FFFCC           CM0_ROM_PID4         0xE00FFFD0           CM0_ROM_PID0         0xE00FFFE0           CM0_ROM_PID1         0xE00FFFE4           CM0_ROM_PID2         0xE00FFFE8           CM0_ROM_PID3         0xE00FFFEC           CM0_ROM_CID0         0xE00FFFF0           CM0_ROM_CID1         0xE00FFFF4           CM0_ROM_CID2         0xE00FFFF8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | CM0_ROM_DWT   | 0xE00FF004 |
| CM0_ROM_CSMT         0xE00FFFCC           CM0_ROM_PID4         0xE00FFFD0           CM0_ROM_PID0         0xE00FFFE0           CM0_ROM_PID1         0xE00FFFE4           CM0_ROM_PID2         0xE00FFFE8           CM0_ROM_PID3         0xE00FFFEC           CM0_ROM_CID0         0xE00FFFF0           CM0_ROM_CID1         0xE00FFFF4           CM0_ROM_CID2         0xE00FFFF8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CM0_ROM_BPU   | 0xE00FF008 |
| CM0_ROM_PID4         0xE00FFFD0           CM0_ROM_PID0         0xE00FFFE0           CM0_ROM_PID1         0xE00FFFE4           CM0_ROM_PID2         0xE00FFFE8           CM0_ROM_PID3         0xE00FFFEC           CM0_ROM_CID0         0xE00FFFF0           CM0_ROM_CID1         0xE00FFFF4           CM0_ROM_CID2         0xE00FFFF8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CM0_ROM_END   | 0xE00FF00C |
| CM0_ROM_PID0         0xE00FFFE0           CM0_ROM_PID1         0xE00FFFE4           CM0_ROM_PID2         0xE00FFFE8           CM0_ROM_PID3         0xE00FFFEC           CM0_ROM_CID0         0xE00FFFF0           CM0_ROM_CID1         0xE00FFFF4           CM0_ROM_CID2         0xE00FFFF8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | CM0_ROM_CSMT  | 0xE00FFFCC |
| CM0_ROM_PID1         0xE00FFFE4           CM0_ROM_PID2         0xE00FFFE8           CM0_ROM_PID3         0xE00FFFEC           CM0_ROM_CID0         0xE00FFFF0           CM0_ROM_CID1         0xE00FFFF4           CM0_ROM_CID2         0xE00FFFF8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | CM0_ROM_PID4  | 0xE00FFFD0 |
| CM0_ROM_PID2         0xE00FFFE8           CM0_ROM_PID3         0xE00FFFEC           CM0_ROM_CID0         0xE00FFFF0           CM0_ROM_CID1         0xE00FFFF4           CM0_ROM_CID2         0xE00FFFF8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | CM0_ROM_PID0  | 0xE00FFFE0 |
| CM0_ROM_PID3         0xE00FFFEC           CM0_ROM_CID0         0xE00FFFF0           CM0_ROM_CID1         0xE00FFFF4           CM0_ROM_CID2         0xE00FFFF8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | CM0_ROM_PID1  | 0xE00FFFE4 |
| CM0_ROM_CID0         0xE00FFFF0           CM0_ROM_CID1         0xE00FFFF4           CM0_ROM_CID2         0xE00FFFF8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | CM0_ROM_PID2  | 0xE00FFFE8 |
| CM0_ROM_CID1         0xE00FFF4           CM0_ROM_CID2         0xE00FFFF8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | CM0_ROM_PID3  | 0xE00FFFEC |
| CM0_ROM_CID2 0xE00FFFF8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | CM0_ROM_CID0  | 0xE00FFFF0 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CM0_ROM_CID1  | 0xE00FFFF4 |
| CM0_ROM_CID3 0xE00FFFFC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | CM0_ROM_CID2  | 0xE00FFFF8 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CM0_ROM_CID3  | 0xE00FFFFC |



## 1.1.1 **CM0\_DWT\_PID4**

Watchpoint Unit CoreSight ROM Table Peripheral ID #4

Address: 0xE0001FD0
Retention: Retained

| Bits      | 7                | 6                     | 5  | 4       | 3          | 2  | 1  | 0  |  |
|-----------|------------------|-----------------------|----|---------|------------|----|----|----|--|
| SW Access |                  |                       |    | F       | ?          |    |    |    |  |
| HW Access |                  |                       |    | No      | ne         |    |    |    |  |
| Name      |                  |                       |    | CM0_VA  | LUE [7:0]  |    |    |    |  |
| Bits      | 15               | 15 14 13 12 11 10 9 8 |    |         |            |    |    |    |  |
| SW Access | R                |                       |    |         |            |    |    |    |  |
| HW Access | None             |                       |    |         |            |    |    |    |  |
| Name      | CM0_VALUE [15:8] |                       |    |         |            |    |    |    |  |
| Bits      | 23               | 22                    | 21 | 20      | 19         | 18 | 17 | 16 |  |
| SW Access |                  |                       |    | F       | ?          |    |    |    |  |
| HW Access |                  |                       |    | No      | ne         |    |    |    |  |
| Name      |                  |                       |    | CM0_VAL | UE [23:16] |    |    |    |  |
| Bits      | 31               | 30                    | 29 | 28      | 27         | 26 | 25 | 24 |  |
| SW Access |                  |                       |    | F       | ?          |    |    |    |  |
| HW Access |                  |                       |    | No      | ne         |    |    |    |  |
| Name      |                  |                       |    | CM0_VAL | UE [31:24] |    |    |    |  |

Bits Name Description

31:0 CM0\_VALUE Peripheral ID #4
Default Value: 4



## 1.1.2 CM0\_DWT\_PID0

Watchpoint Unit CoreSight ROM Table Peripheral ID #0

Address: 0xE0001FE0
Retention: Retained

| Bits      | 7                | 6                     | 5  | 4       | 3          | 2  | 1  | 0  |  |
|-----------|------------------|-----------------------|----|---------|------------|----|----|----|--|
| SW Access |                  |                       |    | F       | ?          |    |    |    |  |
| HW Access |                  |                       |    | No      | ne         |    |    |    |  |
| Name      |                  |                       |    | CM0_VA  | LUE [7:0]  |    |    |    |  |
| Bits      | 15               | 15 14 13 12 11 10 9 8 |    |         |            |    |    |    |  |
| SW Access | R                |                       |    |         |            |    |    |    |  |
| HW Access | None             |                       |    |         |            |    |    |    |  |
| Name      | CM0_VALUE [15:8] |                       |    |         |            |    |    |    |  |
| Bits      | 23               | 22                    | 21 | 20      | 19         | 18 | 17 | 16 |  |
| SW Access |                  |                       |    | F       | ?          |    |    |    |  |
| HW Access |                  |                       |    | No      | ne         |    |    |    |  |
| Name      |                  |                       |    | CM0_VAL | UE [23:16] |    |    |    |  |
| Bits      | 31               | 30                    | 29 | 28      | 27         | 26 | 25 | 24 |  |
| SW Access |                  |                       |    | F       | ?          |    |    |    |  |
| HW Access |                  |                       |    | No      | ne         |    |    |    |  |
| Name      |                  |                       |    | CM0_VAL | UE [31:24] |    |    |    |  |

Bits Name Description

31:0 CM0\_VALUE Peripheral ID #0
Default Value: 10



## 1.1.3 **CM0\_DWT\_PID1**

Watchpoint Unit CoreSight ROM Table Peripheral ID #1

Address: 0xE0001FE4
Retention: Retained

| Bits      | 7                | 6                     | 5  | 4       | 3          | 2  | 1  | 0  |  |
|-----------|------------------|-----------------------|----|---------|------------|----|----|----|--|
| SW Access |                  |                       |    | F       | ?          |    |    |    |  |
| HW Access |                  |                       |    | No      | ne         |    |    |    |  |
| Name      |                  |                       |    | CM0_VA  | LUE [7:0]  |    |    |    |  |
| Bits      | 15               | 15 14 13 12 11 10 9 8 |    |         |            |    |    |    |  |
| SW Access | R                |                       |    |         |            |    |    |    |  |
| HW Access | None             |                       |    |         |            |    |    |    |  |
| Name      | CM0_VALUE [15:8] |                       |    |         |            |    |    |    |  |
| Bits      | 23               | 22                    | 21 | 20      | 19         | 18 | 17 | 16 |  |
| SW Access |                  |                       |    | F       | ?          |    |    |    |  |
| HW Access |                  |                       |    | No      | ne         |    |    |    |  |
| Name      |                  |                       |    | CM0_VAL | UE [23:16] |    |    |    |  |
| Bits      | 31               | 30                    | 29 | 28      | 27         | 26 | 25 | 24 |  |
| SW Access |                  |                       |    | F       | ?          |    |    |    |  |
| HW Access |                  |                       |    | No      | ne         |    |    |    |  |
| Name      |                  |                       |    | CM0_VAL | UE [31:24] |    |    |    |  |

Bits Name Description

31:0 CM0\_VALUE Peripheral ID #1
Default Value: 176



## 1.1.4 **CM0\_DWT\_PID2**

Watchpoint Unit CoreSight ROM Table Peripheral ID #2

Address: 0xE0001FE8
Retention: Retained

| Bits      | 7                | 6                     | 5  | 4       | 3          | 2  | 1  | 0  |  |
|-----------|------------------|-----------------------|----|---------|------------|----|----|----|--|
| SW Access |                  |                       |    | ,       | ₹          |    |    |    |  |
| HW Access |                  |                       |    | No      | one        |    |    |    |  |
| Name      |                  |                       |    | CM0_VA  | LUE [7:0]  |    |    |    |  |
| Bits      | 15               | 15 14 13 12 11 10 9 8 |    |         |            |    |    |    |  |
| SW Access | R                |                       |    |         |            |    |    |    |  |
| HW Access | None             |                       |    |         |            |    |    |    |  |
| Name      | CM0_VALUE [15:8] |                       |    |         |            |    |    |    |  |
| Bits      | 23               | 22                    | 21 | 20      | 19         | 18 | 17 | 16 |  |
| SW Access |                  |                       |    | ,       | ₹          |    |    |    |  |
| HW Access |                  |                       |    | No      | one        |    |    |    |  |
| Name      |                  |                       |    | CM0_VAL | UE [23:16] |    |    |    |  |
| Bits      | 31               | 30                    | 29 | 28      | 27         | 26 | 25 | 24 |  |
| SW Access |                  |                       |    | ,       | ₹          |    |    |    |  |
| HW Access |                  |                       |    | No      | one        |    |    |    |  |
| Name      |                  |                       |    | CM0_VAL | UE [31:24] |    |    |    |  |

Bits Name Description

31:0 CM0\_VALUE Peripheral ID #2
Default Value: 11



## 1.1.5 CM0\_DWT\_PID3

Watchpoint Unit CoreSight ROM Table Peripheral ID #3

Address: 0xE0001FEC Retention: Retained

| Bits      | 7                | 6                     | 5  | 4       | 3          | 2  | 1  | 0  |  |
|-----------|------------------|-----------------------|----|---------|------------|----|----|----|--|
| SW Access |                  |                       |    | F       | ₹          |    |    |    |  |
| HW Access |                  |                       |    | No      | ne         |    |    |    |  |
| Name      |                  |                       |    | CM0_VA  | LUE [7:0]  |    |    |    |  |
| Bits      | 15               | 15 14 13 12 11 10 9 8 |    |         |            |    |    |    |  |
| SW Access | R                |                       |    |         |            |    |    |    |  |
| HW Access | None             |                       |    |         |            |    |    |    |  |
| Name      | CM0_VALUE [15:8] |                       |    |         |            |    |    |    |  |
| Bits      | 23               | 22                    | 21 | 20      | 19         | 18 | 17 | 16 |  |
| SW Access |                  |                       |    | F       | ₹          |    |    |    |  |
| HW Access |                  |                       |    | No      | ne         |    |    |    |  |
| Name      |                  |                       |    | CM0_VAL | UE [23:16] |    |    |    |  |
| Bits      | 31               | 30                    | 29 | 28      | 27         | 26 | 25 | 24 |  |
| SW Access |                  |                       |    | F       | ₹          |    |    |    |  |
| HW Access |                  |                       |    | No      | ne         |    |    |    |  |
| Name      |                  |                       |    | CM0 VAL | UE [31:24] |    |    |    |  |

| Bits | Name      | Description      |
|------|-----------|------------------|
| 31:0 | CM0_VALUE | Peripheral ID #3 |
|      |           | Default Value: 0 |



## 1.1.6 **CM0\_DWT\_CID0**

Watchpoint Unit CoreSight ROM Table Component ID #0

Address: 0xE0001FF0
Retention: Retained

| Bits      | 7                | 6                     | 5  | 4       | 3          | 2  | 1  | 0  |  |
|-----------|------------------|-----------------------|----|---------|------------|----|----|----|--|
| SW Access |                  |                       |    | F       | ₹          |    |    |    |  |
| HW Access |                  |                       |    | No      | ne         |    |    |    |  |
| Name      |                  |                       |    | CM0_VA  | LUE [7:0]  |    |    |    |  |
| Bits      | 15               | 15 14 13 12 11 10 9 8 |    |         |            |    |    |    |  |
| SW Access | R                |                       |    |         |            |    |    |    |  |
| HW Access | None             |                       |    |         |            |    |    |    |  |
| Name      | CM0_VALUE [15:8] |                       |    |         |            |    |    |    |  |
| Bits      | 23               | 22                    | 21 | 20      | 19         | 18 | 17 | 16 |  |
| SW Access |                  |                       |    | F       | ₹          |    |    |    |  |
| HW Access |                  |                       |    | No      | ne         |    |    |    |  |
| Name      |                  |                       |    | CM0_VAL | UE [23:16] |    |    |    |  |
| Bits      | 31               | 30                    | 29 | 28      | 27         | 26 | 25 | 24 |  |
| SW Access |                  |                       |    | F       | ₹          |    |    |    |  |
| HW Access |                  |                       |    | No      | ne         |    |    |    |  |
| Name      |                  |                       |    | CM0 VAL | UE [31:24] |    |    |    |  |

Bits Name Description
31:0 CM0\_VALUE Component ID #0
Default Value: 13



## 1.1.7 CM0\_DWT\_CID1

Watchpoint Unit CoreSight ROM Table Component ID #1

Address: 0xE0001FF4
Retention: Retained

| Bits      | 7  | 6                | 5  | 4       | 3          | 2  | 1  | 0  |  |  |
|-----------|----|------------------|----|---------|------------|----|----|----|--|--|
| SW Access |    | R                |    |         |            |    |    |    |  |  |
| HW Access |    |                  |    | No      | ne         |    |    |    |  |  |
| Name      |    |                  |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |
| Bits      | 15 | 14               | 13 | 12      | 11         | 10 | 9  | 8  |  |  |
| SW Access |    |                  |    | F       | ₹          |    | '  |    |  |  |
| HW Access |    | None             |    |         |            |    |    |    |  |  |
| Name      |    | CM0_VALUE [15:8] |    |         |            |    |    |    |  |  |
| Bits      | 23 | 22               | 21 | 20      | 19         | 18 | 17 | 16 |  |  |
| SW Access |    |                  |    | F       | ?          |    |    |    |  |  |
| HW Access |    |                  |    | No      | ne         |    |    |    |  |  |
| Name      |    |                  |    | CM0_VAL | UE [23:16] |    |    |    |  |  |
| Bits      | 31 | 30               | 29 | 28      | 27         | 26 | 25 | 24 |  |  |
| SW Access |    | R                |    |         |            |    |    |    |  |  |
| HW Access |    |                  |    | No      | ne         |    |    |    |  |  |
| Name      |    |                  |    | CM0_VAL | UE [31:24] |    |    |    |  |  |

BitsNameDescription31:0CM0\_VALUEComponent ID #1

Default Value: 224



## 1.1.8 **CM0\_DWT\_CID2**

Watchpoint Unit CoreSight ROM Table Component ID #2

Address: 0xE0001FF8
Retention: Retained

| Bits      | 7                | 6    | 5  | 4       | 3          | 2  | 1  | 0  |  |  |
|-----------|------------------|------|----|---------|------------|----|----|----|--|--|
| SW Access |                  | R    |    |         |            |    |    |    |  |  |
| HW Access |                  |      |    | No      | ne         |    |    |    |  |  |
| Name      |                  |      |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |
| Bits      | 15               | 14   | 13 | 12      | 11         | 10 | 9  | 8  |  |  |
| SW Access |                  | R    |    |         |            |    |    |    |  |  |
| HW Access |                  | None |    |         |            |    |    |    |  |  |
| Name      | CM0_VALUE [15:8] |      |    |         |            |    |    |    |  |  |
| Bits      | 23               | 22   | 21 | 20      | 19         | 18 | 17 | 16 |  |  |
| SW Access |                  |      |    | F       | ₹          |    |    |    |  |  |
| HW Access |                  |      |    | No      | ne         |    |    |    |  |  |
| Name      |                  |      |    | CM0_VAL | UE [23:16] |    |    |    |  |  |
| Bits      | 31               | 30   | 29 | 28      | 27         | 26 | 25 | 24 |  |  |
| SW Access |                  | R    |    |         |            |    |    |    |  |  |
| HW Access |                  |      |    | No      | ne         |    |    |    |  |  |
| Name      |                  |      |    | CM0 VAL | UE [31:24] |    |    |    |  |  |

Bits Name Description

31:0 CM0\_VALUE Component ID #2
Default Value: 5



## 1.1.9 **CM0\_DWT\_CID3**

Watchpoint Unit CoreSight ROM Table Component ID #3

Address: 0xE0001FFC Retention: Retained

| Bits      | 7                | 6    | 5  | 4       | 3          | 2  | 1  | 0  |  |  |  |
|-----------|------------------|------|----|---------|------------|----|----|----|--|--|--|
| SW Access |                  | R    |    |         |            |    |    |    |  |  |  |
| HW Access |                  |      |    | No      | ne         |    |    |    |  |  |  |
| Name      |                  |      |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |  |
| Bits      | 15               | 14   | 13 | 12      | 11         | 10 | 9  | 8  |  |  |  |
| SW Access |                  | R    |    |         |            |    |    |    |  |  |  |
| HW Access |                  | None |    |         |            |    |    |    |  |  |  |
| Name      | CM0_VALUE [15:8] |      |    |         |            |    |    |    |  |  |  |
| Bits      | 23               | 22   | 21 | 20      | 19         | 18 | 17 | 16 |  |  |  |
| SW Access |                  |      |    | ,<br>F  | ₹          |    |    |    |  |  |  |
| HW Access |                  |      |    | No      | ne         |    |    |    |  |  |  |
| Name      |                  |      |    | CM0_VAL | UE [23:16] |    |    |    |  |  |  |
| Bits      | 31               | 30   | 29 | 28      | 27         | 26 | 25 | 24 |  |  |  |
| SW Access |                  | R    |    |         |            |    |    |    |  |  |  |
| HW Access |                  |      |    | No      | ne         |    |    |    |  |  |  |
| Name      |                  |      |    | CM0_VAL | UE [31:24] |    |    |    |  |  |  |

Bits Name Description

31:0 CM0\_VALUE Component ID #3
Default Value: 177



## 1.1.10 CM0\_BP\_PID4

Breakpoint Unit CoreSight ROM Table Peripheral ID #4

Address: 0xE0002FD0 Retention: Retained

| Bits      | 7                | 6    | 5  | 4       | 3          | 2  | 1  | 0  |  |  |  |
|-----------|------------------|------|----|---------|------------|----|----|----|--|--|--|
| SW Access |                  | R    |    |         |            |    |    |    |  |  |  |
| HW Access |                  |      |    | No      | ne         |    |    |    |  |  |  |
| Name      |                  |      |    | CM0_VAI | _UE [7:0]  |    |    |    |  |  |  |
| Bits      | 15               | 14   | 13 | 12      | 11         | 10 | 9  | 8  |  |  |  |
| SW Access |                  |      |    | F       | 2          |    |    |    |  |  |  |
| HW Access |                  | None |    |         |            |    |    |    |  |  |  |
| Name      | CM0_VALUE [15:8] |      |    |         |            |    |    |    |  |  |  |
| Bits      | 23               | 22   | 21 | 20      | 19         | 18 | 17 | 16 |  |  |  |
| SW Access |                  |      |    | F       | 2          |    |    |    |  |  |  |
| HW Access |                  |      |    | No      | ne         |    |    |    |  |  |  |
| Name      |                  |      |    | CM0_VAL | JE [23:16] |    |    |    |  |  |  |
| Bits      | 31               | 30   | 29 | 28      | 27         | 26 | 25 | 24 |  |  |  |
| SW Access |                  | R    |    |         |            |    |    |    |  |  |  |
| HW Access |                  |      |    | No      | ne         |    |    |    |  |  |  |
| Name      |                  |      |    | CM0_VAL | JE [31:24] |    |    |    |  |  |  |

| Bits | Name      | Description      |
|------|-----------|------------------|
| 31:0 | CM0_VALUE | Peripheral ID #4 |
|      |           | Default Value: 4 |



#### 1.1.11 CM0\_BP\_PID0

Breakpoint Unit CoreSight ROM Table Peripheral ID #0

Address: 0xE0002FE0
Retention: Retained

| Bits      | 7                | 6    | 5  | 4       | 3          | 2  | 1  | 0  |  |  |
|-----------|------------------|------|----|---------|------------|----|----|----|--|--|
| SW Access |                  | R    |    |         |            |    |    |    |  |  |
| HW Access |                  |      |    | No      | ne         |    |    |    |  |  |
| Name      |                  |      |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |
| Bits      | 15               | 14   | 13 | 12      | 11         | 10 | 9  | 8  |  |  |
| SW Access |                  | R    |    |         |            |    |    |    |  |  |
| HW Access |                  | None |    |         |            |    |    |    |  |  |
| Name      | CM0_VALUE [15:8] |      |    |         |            |    |    |    |  |  |
| Bits      | 23               | 22   | 21 | 20      | 19         | 18 | 17 | 16 |  |  |
| SW Access |                  |      |    | F       | ₹          |    |    |    |  |  |
| HW Access |                  |      |    | No      | ne         |    |    |    |  |  |
| Name      |                  |      |    | CM0_VAL | UE [23:16] |    |    |    |  |  |
| Bits      | 31               | 30   | 29 | 28      | 27         | 26 | 25 | 24 |  |  |
| SW Access |                  | R    |    |         |            |    |    |    |  |  |
| HW Access |                  |      |    | No      | ne         |    |    |    |  |  |
| Name      |                  |      |    | CM0 VAL | UE [31:24] |    |    |    |  |  |

Bits Name Description

31:0 CM0\_VALUE Peripheral ID #0
Default Value: 11



#### 1.1.12 CM0\_BP\_PID1

Breakpoint Unit CoreSight ROM Table Peripheral ID #1

Address: 0xE0002FE4
Retention: Retained

| Bits      | 7                | 6    | 5  | 4       | 3          | 2  | 1  | 0  |  |  |
|-----------|------------------|------|----|---------|------------|----|----|----|--|--|
| SW Access |                  | R    |    |         |            |    |    |    |  |  |
| HW Access |                  |      |    | No      | one        |    |    |    |  |  |
| Name      |                  |      |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |
| Bits      | 15               | 14   | 13 | 12      | 11         | 10 | 9  | 8  |  |  |
| SW Access |                  |      |    | ·       | ₹          |    |    |    |  |  |
| HW Access |                  | None |    |         |            |    |    |    |  |  |
| Name      | CM0_VALUE [15:8] |      |    |         |            |    |    |    |  |  |
| Bits      | 23               | 22   | 21 | 20      | 19         | 18 | 17 | 16 |  |  |
| SW Access |                  |      |    | ,       | ₹          |    |    |    |  |  |
| HW Access |                  |      |    | No      | one        |    |    |    |  |  |
| Name      |                  |      |    | CM0_VAL | UE [23:16] |    |    |    |  |  |
| Bits      | 31               | 30   | 29 | 28      | 27         | 26 | 25 | 24 |  |  |
| SW Access |                  | R    |    |         |            |    |    |    |  |  |
| HW Access |                  |      |    | No      | one        |    |    |    |  |  |
| Name      |                  |      |    | CM0_VAL | UE [31:24] |    |    |    |  |  |

Bits Name Description

31:0 CM0\_VALUE Peripheral ID #1
Default Value: 176



#### 1.1.13 CM0\_BP\_PID2

Breakpoint Unit CoreSight ROM Table Peripheral ID #2

Address: 0xE0002FE8
Retention: Retained

| Bits      | 7                | 6    | 5  | 4       | 3          | 2  | 1  | 0  |  |  |  |
|-----------|------------------|------|----|---------|------------|----|----|----|--|--|--|
| SW Access |                  | R    |    |         |            |    |    |    |  |  |  |
| HW Access |                  |      |    | No      | ne         |    |    |    |  |  |  |
| Name      |                  |      |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |  |
| Bits      | 15               | 14   | 13 | 12      | 11         | 10 | 9  | 8  |  |  |  |
| SW Access |                  | R    |    |         |            |    |    |    |  |  |  |
| HW Access |                  | None |    |         |            |    |    |    |  |  |  |
| Name      | CM0_VALUE [15:8] |      |    |         |            |    |    |    |  |  |  |
| Bits      | 23               | 22   | 21 | 20      | 19         | 18 | 17 | 16 |  |  |  |
| SW Access |                  |      |    | ,<br>F  | ₹          |    |    |    |  |  |  |
| HW Access |                  |      |    | No      | ne         |    |    |    |  |  |  |
| Name      |                  |      |    | CM0_VAL | UE [23:16] |    |    |    |  |  |  |
| Bits      | 31               | 30   | 29 | 28      | 27         | 26 | 25 | 24 |  |  |  |
| SW Access |                  | R    |    |         |            |    |    |    |  |  |  |
| HW Access |                  |      |    | No      | ne         |    |    |    |  |  |  |
| Name      |                  |      |    | CM0_VAL | UE [31:24] |    |    |    |  |  |  |

Bits Name Description

31:0 CM0\_VALUE Peripheral ID #2
Default Value: 11



## 1.1.14 CM0\_BP\_PID3

Breakpoint Unit CoreSight ROM Table Peripheral ID #3

Address: 0xE0002FEC Retention: Retained

| Bits      | 7                | 6    | 5  | 4       | 3          | 2  | 1  | 0  |  |  |
|-----------|------------------|------|----|---------|------------|----|----|----|--|--|
| SW Access |                  | R    |    |         |            |    |    |    |  |  |
| HW Access |                  |      |    | No      | one        |    |    |    |  |  |
| Name      |                  |      |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |
| Bits      | 15               | 14   | 13 | 12      | 11         | 10 | 9  | 8  |  |  |
| SW Access |                  |      |    | ·       | ₹          |    |    |    |  |  |
| HW Access |                  | None |    |         |            |    |    |    |  |  |
| Name      | CM0_VALUE [15:8] |      |    |         |            |    |    |    |  |  |
| Bits      | 23               | 22   | 21 | 20      | 19         | 18 | 17 | 16 |  |  |
| SW Access |                  |      |    | ,       | ₹          |    |    |    |  |  |
| HW Access |                  |      |    | No      | one        |    |    |    |  |  |
| Name      |                  |      |    | CM0_VAL | UE [23:16] |    |    |    |  |  |
| Bits      | 31               | 30   | 29 | 28      | 27         | 26 | 25 | 24 |  |  |
| SW Access |                  | R    |    |         |            |    |    |    |  |  |
| HW Access |                  |      |    | No      | one        |    |    |    |  |  |
| Name      |                  |      |    | CM0_VAL | UE [31:24] |    |    |    |  |  |

| Bits | Name      | Description      |
|------|-----------|------------------|
| 31:0 | CM0_VALUE | Peripheral ID #3 |
|      |           | Default Value: 0 |



#### 1.1.15 CM0\_BP\_CID0

Breakpoint Unit CoreSight ROM Table Component ID #0

Address: 0xE0002FF0
Retention: Retained

| Bits      | 7                | 6    | 5  | 4       | 3          | 2  | 1  | 0  |  |  |
|-----------|------------------|------|----|---------|------------|----|----|----|--|--|
| SW Access |                  | R    |    |         |            |    |    |    |  |  |
| HW Access |                  |      |    | No      | one        |    |    |    |  |  |
| Name      |                  |      |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |
| Bits      | 15               | 14   | 13 | 12      | 11         | 10 | 9  | 8  |  |  |
| SW Access |                  |      |    | ·       | ₹          |    |    |    |  |  |
| HW Access |                  | None |    |         |            |    |    |    |  |  |
| Name      | CM0_VALUE [15:8] |      |    |         |            |    |    |    |  |  |
| Bits      | 23               | 22   | 21 | 20      | 19         | 18 | 17 | 16 |  |  |
| SW Access |                  |      |    | ,       | ₹          |    |    |    |  |  |
| HW Access |                  |      |    | No      | one        |    |    |    |  |  |
| Name      |                  |      |    | CM0_VAL | UE [23:16] |    |    |    |  |  |
| Bits      | 31               | 30   | 29 | 28      | 27         | 26 | 25 | 24 |  |  |
| SW Access |                  | R    |    |         |            |    |    |    |  |  |
| HW Access |                  |      |    | No      | one        |    |    |    |  |  |
| Name      |                  |      |    | CM0_VAL | UE [31:24] |    |    |    |  |  |

Bits Name Description
31:0 CM0\_VALUE Component ID #0
Default Value: 13



#### 1.1.16 CM0\_BP\_CID1

Breakpoint Unit CoreSight ROM Table Component ID #1

Address: 0xE0002FF4
Retention: Retained

| Bits      | 7                | 6    | 5  | 4       | 3          | 2  | 1  | 0  |  |  |
|-----------|------------------|------|----|---------|------------|----|----|----|--|--|
| SW Access |                  | R    |    |         |            |    |    |    |  |  |
| HW Access |                  |      |    | No      | ne         |    |    |    |  |  |
| Name      |                  |      |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |
| Bits      | 15               | 14   | 13 | 12      | 11         | 10 | 9  | 8  |  |  |
| SW Access |                  | R    |    |         |            |    |    |    |  |  |
| HW Access |                  | None |    |         |            |    |    |    |  |  |
| Name      | CM0_VALUE [15:8] |      |    |         |            |    |    |    |  |  |
| Bits      | 23               | 22   | 21 | 20      | 19         | 18 | 17 | 16 |  |  |
| SW Access |                  |      |    | F       | ₹          |    |    |    |  |  |
| HW Access |                  |      |    | No      | ne         |    |    |    |  |  |
| Name      |                  |      |    | CM0_VAL | UE [23:16] |    |    |    |  |  |
| Bits      | 31               | 30   | 29 | 28      | 27         | 26 | 25 | 24 |  |  |
| SW Access |                  | R    |    |         |            |    |    |    |  |  |
| HW Access |                  |      |    | No      | ne         |    |    |    |  |  |
| Name      |                  |      |    | CM0 VAL | UE [31:24] |    |    |    |  |  |

Bits Name Description

31:0 CM0\_VALUE Component ID #1
Default Value: 224



## 1.1.17 CM0\_BP\_CID2

Breakpoint Unit CoreSight ROM Table Component ID #2

Address: 0xE0002FF8
Retention: Retained

| Bits      | 7                 | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-----------|-------------------|----|----|----|----|----|----|----|
| SW Access | R                 |    |    |    |    |    |    |    |
| HW Access | None              |    |    |    |    |    |    |    |
| Name      | CM0_VALUE [7:0]   |    |    |    |    |    |    |    |
| Bits      | 15                | 14 | 13 | 12 | 11 | 10 | 9  | 8  |
| SW Access | R                 |    |    |    |    |    |    |    |
| HW Access | None              |    |    |    |    |    |    |    |
| Name      | CM0_VALUE [15:8]  |    |    |    |    |    |    |    |
| Bits      | 23                | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| SW Access | R                 |    |    |    |    |    |    |    |
| HW Access | None              |    |    |    |    |    |    |    |
| Name      | CM0_VALUE [23:16] |    |    |    |    |    |    |    |
| Bits      | 31                | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| SW Access | R                 |    |    |    |    |    |    |    |
| HW Access | None              |    |    |    |    |    |    |    |
| Name      | CM0_VALUE [31:24] |    |    |    |    |    |    |    |

| Bits | Name      | Description      |
|------|-----------|------------------|
| 31:0 | CM0_VALUE | Component ID #2  |
|      |           | Default Value: 5 |



#### 1.1.18 CM0\_BP\_CID3

Breakpoint Unit CoreSight ROM Table Component ID #3

Address: 0xE0002FFC Retention: Retained

| Bits      | 7                 | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-----------|-------------------|----|----|----|----|----|----|----|
| SW Access | R                 |    |    |    |    |    |    |    |
| HW Access | None              |    |    |    |    |    |    |    |
| Name      | CM0_VALUE [7:0]   |    |    |    |    |    |    |    |
| Bits      | 15                | 14 | 13 | 12 | 11 | 10 | 9  | 8  |
| SW Access | R                 |    |    |    |    |    |    |    |
| HW Access | None              |    |    |    |    |    |    |    |
| Name      | CM0_VALUE [15:8]  |    |    |    |    |    |    |    |
| Bits      | 23                | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| SW Access | R                 |    |    |    |    |    |    |    |
| HW Access | None              |    |    |    |    |    |    |    |
| Name      | CM0_VALUE [23:16] |    |    |    |    |    |    |    |
| Bits      | 31                | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| SW Access | R                 |    |    |    |    |    |    |    |
| HW Access | None              |    |    |    |    |    |    |    |
| Name      | CM0_VALUE [31:24] |    |    |    |    |    |    |    |

Bits Name Description

31:0 CM0\_VALUE Component ID #3
Default Value: 177



# 1.1.19 **CM0\_SYST\_CSR**

Systick Control & Status Address: 0xE000E010 Retention: Retained

| Bits      | 7  | 6           | 5          | 4            | 3       | 2                 | 1               | 0                 |  |
|-----------|----|-------------|------------|--------------|---------|-------------------|-----------------|-------------------|--|
| SW Access |    |             | None       |              |         | RW                | RW              | RW                |  |
| HW Access |    |             | None       |              |         | R                 | R               | R                 |  |
| Name      |    |             | None [7:3] |              |         | CM0_CLKS<br>OURCE | CM0_TICKI<br>NT | CM0_ENAI          |  |
| Bits      | 15 | 14          | 13         | 12           | 11      | 10                | 9               | 8                 |  |
| SW Access |    | None        |            |              |         |                   |                 |                   |  |
| HW Access |    | None        |            |              |         |                   |                 |                   |  |
| Name      |    | None [15:8] |            |              |         |                   |                 |                   |  |
| Bits      | 23 | 22          | 21         | 20           | 19      | 18                | 17              | 16                |  |
| SW Access |    |             |            | None         |         |                   |                 | R                 |  |
| HW Access |    |             |            | None         |         |                   |                 | RW                |  |
| Name      |    |             |            | None [23:17] |         |                   |                 | CM0_COL<br>NTFLAG |  |
| Bits      | 31 | 30          | 29         | 28           | 27      | 26                | 25              | 24                |  |
| SW Access |    |             | 1          | No           | ne      |                   | 1               | 1                 |  |
| HW Access |    | None        |            |              |         |                   |                 |                   |  |
| Name      |    |             |            | None         | [31:24] |                   |                 |                   |  |

| Bits | Name          | Description                                                                                                                                                                                                                                                                                                                       |
|------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16   | CM0_COUNTFLAG | Indicates whether the counter has counted to 0 since the last read of this register:  0 timer has not counted to 0.  1 timer has counted to 0.  COUNTFLAG is set to 1 by a count transition from 1 to 0.  COUNTFLAG is cleared to 0 by a read of this register, and by any write to the Current Value register.  Default Value: 0 |
| 2    | CM0_CLKSOURCE | Indicates the SysTick clock source:  0 SysTick uses the optional external reference clock.  1 SysTick uses the processor clock.  If no external clock is provided, this bit reads as one and ignores writes.  Default Value: 0                                                                                                    |



#### CM0\_SYST\_CSR (continued) 1.1.19

CM0\_TICKINT 1 Indicates whether counting to 0 causes the status of the SysTick exception to change to pending: 0 count to 0 does not affect the SysTick exception status. 1 count to 0 changes the SysTick exception status to pending. Changing the value of the counter to 0 by writing zero to the SysTick Current Value register to 0

never changes the status of the SysTick exception.

Default Value: 0

0 CM0\_ENABLE Indicates the enabled status of the SysTick counter:

0 counter is disabled. 1 counter is operating. Default Value: 0



# 1.1.20 CM0\_SYST\_RVR

Systick Reload Value
Address: 0xE000E014
Retention: Retained

| Bits      | 7                 | 6  | 5  | 4        | 3           | 2  | 1  | 0  |  |
|-----------|-------------------|----|----|----------|-------------|----|----|----|--|
| SW Access | RW                |    |    |          |             |    |    |    |  |
| HW Access | R                 |    |    |          |             |    |    |    |  |
| Name      |                   |    |    | CM0_REL  | OAD [7:0]   |    |    |    |  |
| Bits      | 15                | 14 | 13 | 12       | 11          | 10 | 9  | 8  |  |
| SW Access | RW                |    |    |          |             |    |    |    |  |
| HW Access | R                 |    |    |          |             |    |    |    |  |
| Name      | CM0_RELOAD [15:8] |    |    |          |             |    |    |    |  |
| Bits      | 23                | 22 | 21 | 20       | 19          | 18 | 17 | 16 |  |
| SW Access |                   |    |    | R'       | W           |    |    |    |  |
| HW Access |                   |    |    | F        | ₹           |    |    |    |  |
| Name      |                   |    |    | CM0_RELC | DAD [23:16] |    |    |    |  |
| Bits      | 31                | 30 | 29 | 28       | 27          | 26 | 25 | 24 |  |
| SW Access |                   |    |    | No       | ne          |    |    |    |  |
| HW Access |                   |    |    | No       | ne          |    |    |    |  |
| Name      |                   |    |    | None [   | [31:24]     |    |    |    |  |

| Bits | Name       | Description                                                                               |
|------|------------|-------------------------------------------------------------------------------------------|
| 23:0 | CM0_RELOAD | The value to load into the SYST_CVR register when the counter reaches 0. Default Value: X |



# 1.1.21 CM0\_SYST\_CVR

SysTick Current Value
Address: 0xE000E018
Retention: Retained

| Bits      | 7                  | 6                 | 5  | 4        | 3           | 2  | 1  | 0  |  |  |
|-----------|--------------------|-------------------|----|----------|-------------|----|----|----|--|--|
| SW Access | RW                 |                   |    |          |             |    |    |    |  |  |
| HW Access |                    | R                 |    |          |             |    |    |    |  |  |
| Name      |                    | CM0_CURRENT [7:0] |    |          |             |    |    |    |  |  |
| Bits      | 15                 | 14                | 13 | 12       | 11          | 10 | 9  | 8  |  |  |
| SW Access |                    |                   |    | R        | W           |    |    |    |  |  |
| HW Access | R                  |                   |    |          |             |    |    |    |  |  |
| Name      | CM0_CURRENT [15:8] |                   |    |          |             |    |    |    |  |  |
| Bits      | 23                 | 22                | 21 | 20       | 19          | 18 | 17 | 16 |  |  |
| SW Access |                    |                   |    | R        | W           |    |    |    |  |  |
| HW Access |                    |                   |    | F        | ?           |    |    |    |  |  |
| Name      |                    |                   |    | CM0_CURR | ENT [23:16] |    |    |    |  |  |
| Bits      | 31                 | 30                | 29 | 28       | 27          | 26 | 25 | 24 |  |  |
| SW Access |                    |                   |    | No       | ne          |    |    |    |  |  |
| HW Access |                    |                   |    | No       | ne          |    |    |    |  |  |
| Name      |                    |                   |    | None [   | 31:241      |    |    |    |  |  |

Bits Name Description

23:0 CM0\_CURRENT Current counter value.

This is the value of the counter at the time it is sampled.



# 1.1.22 CM0\_SYST\_CALIB

SysTick Calibration Value
Address: 0xE000E01C
Retention: Retained

| Bits             | 7             | 6                | 5  | 4       | 3          | 2       | 1        | 0  |  |  |
|------------------|---------------|------------------|----|---------|------------|---------|----------|----|--|--|
|                  | ,             |                  |    |         |            |         | <u>'</u> |    |  |  |
| SW Access        |               |                  |    | F       | ₹          |         |          |    |  |  |
| <b>HW Access</b> |               |                  |    | R       | W          |         |          |    |  |  |
| Name             |               | CM0_TENMS [7:0]  |    |         |            |         |          |    |  |  |
| Bits             | 15            | 14               | 13 | 12      | 11         | 10      | 9        | 8  |  |  |
| SW Access        |               |                  |    | F       | ?          |         |          |    |  |  |
| HW Access        |               | RW               |    |         |            |         |          |    |  |  |
| Name             |               | CM0_TENMS [15:8] |    |         |            |         |          |    |  |  |
| Bits             | 23            | 22               | 21 | 20      | 19         | 18      | 17       | 16 |  |  |
| SW Access        |               |                  |    | F       | ?          |         |          |    |  |  |
| HW Access        |               |                  |    | R       | W          |         |          |    |  |  |
| Name             |               |                  |    | CM0_TEN | MS [23:16] |         |          |    |  |  |
| Bits             | 31            | 30               | 29 | 28      | 27         | 26      | 25       | 24 |  |  |
| SW Access        | R             | R                |    |         | No         | one     |          |    |  |  |
| HW Access        | None          | RW               |    |         | No         | one     |          |    |  |  |
| Name             | CM0_NOR<br>EF | CM0_SKE<br>W     |    |         | None       | [29:24] |          |    |  |  |

| Bits | Name      | Description                                                                                                                                                                                                                                                                          |
|------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | CM0_NOREF | Indicates whether the IMPLEMENTATION DEFINED reference clock is provided: 0 the reference clock is implemented. 1 the reference clock is not implemented. When this bit is 1, the CLKSOURCE bit of the SYST_CSR register is forced to 1 and cannot be cleared to 0. Default Value: 0 |
| 30   | CM0_SKEW  | Indicates whether the 10ms calibration value is exact: 0 10ms calibration value is exact. 1 10ms calibration value is inexact, because of the clock frequency. Default Value: X                                                                                                      |
| 23:0 | CM0_TENMS | Optionally, holds a reload value to be used for 10ms (100Hz) timing, subject to system clock skew errors. If this field is zero, the calibration value is not known.  Default Value: X                                                                                               |



#### 1.1.23 CM0\_ISER

Interrupt Set-Enable Register

Address: 0xE000E100 Retention: Retained

| Bits      | 7                 | 6                | 5  | 4        | 3           | 2  | 1  | 0  |  |  |
|-----------|-------------------|------------------|----|----------|-------------|----|----|----|--|--|
| SW Access | RW1S              |                  |    |          |             |    |    |    |  |  |
| HW Access | R                 |                  |    |          |             |    |    |    |  |  |
| Name      |                   | CM0_SETENA [7:0] |    |          |             |    |    |    |  |  |
| Bits      | 15                | 14               | 13 | 12       | 11          | 10 | 9  | 8  |  |  |
| SW Access |                   |                  |    | RW       | /1S         |    |    |    |  |  |
| HW Access | R                 |                  |    |          |             |    |    |    |  |  |
| Name      | CM0_SETENA [15:8] |                  |    |          |             |    |    |    |  |  |
| Bits      | 23                | 22               | 21 | 20       | 19          | 18 | 17 | 16 |  |  |
| SW Access |                   |                  |    | RW       | /1S         |    |    |    |  |  |
| HW Access |                   |                  |    | F        | ₹           |    |    |    |  |  |
| Name      |                   |                  |    | CM0_SETE | ENA [23:16] |    |    |    |  |  |
| Bits      | 31                | 30               | 29 | 28       | 27          | 26 | 25 | 24 |  |  |
| SW Access |                   |                  |    | RW       | /1S         |    |    |    |  |  |
| HW Access |                   |                  |    | F        | ₹           |    |    |    |  |  |
| Name      |                   |                  |    | CM0 SETE | ENA [31:24] |    |    |    |  |  |

| Bits | Name | Description |
|------|------|-------------|
|------|------|-------------|

31:0 CM0\_SETENA

Enables, or reads the enabled state of one or more interrupts. Each bit corresponds to the same numbered interrupt.



#### 1.1.24 CM0\_ICER

Interrupt Clear Enable Register

Address: 0xE000E180 Retention: Retained

| Bits      | 7                 | 6                | 5  | 4        | 3           | 2  | 1  | 0  |  |  |
|-----------|-------------------|------------------|----|----------|-------------|----|----|----|--|--|
| SW Access | RW1C              |                  |    |          |             |    |    |    |  |  |
| HW Access | R                 |                  |    |          |             |    |    |    |  |  |
| Name      |                   | CM0_CLRENA [7:0] |    |          |             |    |    |    |  |  |
| Bits      | 15                | 14               | 13 | 12       | 11          | 10 | 9  | 8  |  |  |
| SW Access |                   |                  |    | RW       | /1C         |    |    |    |  |  |
| HW Access | R                 |                  |    |          |             |    |    |    |  |  |
| Name      | CM0_CLRENA [15:8] |                  |    |          |             |    |    |    |  |  |
| Bits      | 23                | 22               | 21 | 20       | 19          | 18 | 17 | 16 |  |  |
| SW Access |                   |                  |    | RW       | /1C         |    |    |    |  |  |
| HW Access |                   |                  |    | F        | ₹           |    |    |    |  |  |
| Name      |                   |                  |    | CM0_CLRE | ENA [23:16] |    |    |    |  |  |
| Bits      | 31                | 30               | 29 | 28       | 27          | 26 | 25 | 24 |  |  |
| SW Access |                   |                  |    | RW       | /1C         |    |    |    |  |  |
| HW Access |                   |                  |    | F        | ₹           |    |    |    |  |  |
| Name      |                   |                  |    | CM0_CLR  | NA [31:24]  |    |    |    |  |  |

| Bits | Name | Description |
|------|------|-------------|
|------|------|-------------|

31:0 CM0\_CLRENA

Disables, or reads the enabled state of one or more interrupts. Each bit corresponds to the same numbered interrupt.



# 1.1.25 CM0\_ISPR

Interrupt Set-Pending Register

Address: 0xE000E200 Retention: Retained

| Bits      | 7                  | 6  | 5  | 4        | 3           | 2  | 1  | 0  |  |
|-----------|--------------------|----|----|----------|-------------|----|----|----|--|
| SW Access | RW1S               |    |    |          |             |    |    |    |  |
| HW Access | R                  |    |    |          |             |    |    |    |  |
| Name      |                    |    |    | CM0_SET  | PEND [7:0]  |    |    |    |  |
| Bits      | 15                 | 14 | 13 | 12       | 11          | 10 | 9  | 8  |  |
| SW Access |                    |    |    | RW       | /1S         |    |    |    |  |
| HW Access | R                  |    |    |          |             |    |    |    |  |
| Name      | CM0_SETPEND [15:8] |    |    |          |             |    |    |    |  |
| Bits      | 23                 | 22 | 21 | 20       | 19          | 18 | 17 | 16 |  |
| SW Access |                    |    |    | RW       | /1S         |    |    |    |  |
| HW Access |                    |    |    | F        | ?           |    |    |    |  |
| Name      |                    |    |    | CM0_SETP | END [23:16] |    |    |    |  |
| Bits      | 31                 | 30 | 29 | 28       | 27          | 26 | 25 | 24 |  |
| SW Access |                    |    |    | RW       | /1S         |    |    |    |  |
| HW Access |                    |    |    | F        | ₹           |    |    |    |  |
| Name      |                    |    |    | CM0_SETP | END [31:24] |    |    |    |  |

| Bits   | Name        | Description                                                                                                                    |
|--------|-------------|--------------------------------------------------------------------------------------------------------------------------------|
| 31 : 0 | CM0_SETPEND | Changes the state of one or more interrupts to pending. Each bit corresponds to the same numbered interrupt.  Default Value: 0 |



# 1.1.26 CM0\_ICPR

Interrupt Clear-Pending Register

Address: 0xE000E280 Retention: Retained

| Bits      | 7                 | 6  | 5  | 4        | 3           | 2  | 1  | 0  |  |  |
|-----------|-------------------|----|----|----------|-------------|----|----|----|--|--|
| SW Access | RW1C              |    |    |          |             |    |    |    |  |  |
| HW Access |                   |    |    | F        | ₹           |    |    |    |  |  |
| Name      | CM0_CLRPEND [7:0] |    |    |          |             |    |    |    |  |  |
| Bits      | 15                | 14 | 13 | 12       | 11          | 10 | 9  | 8  |  |  |
| SW Access | RW1C              |    |    |          |             |    |    |    |  |  |
| HW Access |                   |    |    | F        | ₹           |    |    |    |  |  |
| Name      |                   |    |    | CM0_CLRF | PEND [15:8] |    |    |    |  |  |
| Bits      | 23                | 22 | 21 | 20       | 19          | 18 | 17 | 16 |  |  |
| SW Access |                   |    |    | RW       | /1C         |    |    |    |  |  |
| HW Access |                   |    |    | F        | २           |    |    |    |  |  |
| Name      |                   |    |    | CM0_CLRP | END [23:16] |    |    |    |  |  |
| Bits      | 31                | 30 | 29 | 28       | 27          | 26 | 25 | 24 |  |  |
| SW Access |                   |    |    | RW       | /1C         |    |    |    |  |  |
| HW Access |                   |    |    | F        | ₹           |    |    |    |  |  |
| Name      |                   |    |    | CM0 CLRP | END [31:24] |    |    |    |  |  |

| Bits | Name        | Description                                                                                                      |
|------|-------------|------------------------------------------------------------------------------------------------------------------|
| 31:0 | CM0_CLRPEND | Changes the state of one or more interrupts to not pending. Each bit corresponds to the same numbered interrupt. |



#### 1.1.27 CM0\_IPR

Interrupt Priority Registers
Address: 0xE000E400

Retention: Retained

| Bits      | 7                  | 6                  | 5           | 4            | 3    | 2       | 1  | 0  |  |  |
|-----------|--------------------|--------------------|-------------|--------------|------|---------|----|----|--|--|
| SW Access | R'                 | W                  |             | None         |      |         |    |    |  |  |
| HW Access | F                  | २                  |             |              | Ne   | one     |    |    |  |  |
| Name      | CM0_PR             | I_N0 [7:6]         |             |              | None | e [5:0] |    |    |  |  |
| Bits      | 15                 | 14                 | 13          | 12           | 11   | 10      | 9  | 8  |  |  |
| SW Access | RW                 |                    |             |              | No   | one     |    |    |  |  |
| HW Access | R                  |                    | None        |              |      |         |    |    |  |  |
| Name      | CM0_PRI_N1 [15:14] |                    | None [13:8] |              |      |         |    |    |  |  |
| Bits      | 23                 | 22                 | 21          | 20           | 19   | 18      | 17 | 16 |  |  |
| SW Access | R'                 | W                  | None        |              |      |         |    |    |  |  |
| HW Access | F                  | ₹                  |             | None         |      |         |    |    |  |  |
| Name      | CM0_PRI_           | N2 [23:22]         |             |              | None | [21:16] |    |    |  |  |
| Bits      | 31                 | 30                 | 29          | 28           | 27   | 26      | 25 | 24 |  |  |
| SW Access | R'                 | W                  |             |              | No   | one     |    |    |  |  |
| HW Access | F                  | ₹                  | None        |              |      |         |    |    |  |  |
| Name      | CM0 PRI            | CM0_PRI_N3 [31:30] |             | None [29:24] |      |         |    |    |  |  |

| Bits    | Name       | Description                                        |
|---------|------------|----------------------------------------------------|
| 31 : 30 | CM0_PRI_N3 | Priority of interrupt number N+3. Default Value: 0 |
| 23 : 22 | CM0_PRI_N2 | Priority of interrupt number N+2. Default Value: 0 |
| 15 : 14 | CM0_PRI_N1 | Priority of interrupt number N+1. Default Value: 0 |
| 7:6     | CM0_PRI_N0 | Priority of interrupt number N. Default Value: 0   |



# 1.1.28 CM0\_CPUID

**CPUID** Register

Address: 0xE000ED00 Retention: Retained

| Bits      | 7                 | 6                | 5           | 4          | 3            | 2        | 1            | 0  |  |  |  |
|-----------|-------------------|------------------|-------------|------------|--------------|----------|--------------|----|--|--|--|
| SW Access |                   |                  | R           |            | R            |          |              |    |  |  |  |
| HW Access |                   | No               | one         |            |              | No       | one          |    |  |  |  |
| Name      |                   | CM0_PARTNO [7:4] |             |            |              | CM0_REV  | ISION [3:0]  |    |  |  |  |
| Bits      | 15                | 14               | 13          | 12         | 11           | 10       | 9            | 8  |  |  |  |
| SW Access |                   | R                |             |            |              |          |              |    |  |  |  |
| HW Access |                   | None             |             |            |              |          |              |    |  |  |  |
| Name      | CM0_PARTNO [15:8] |                  |             |            |              |          |              |    |  |  |  |
| Bits      | 23                | 22               | 21          | 20         | 19           | 18       | 17           | 16 |  |  |  |
| SW Access |                   |                  | R           |            | R            |          |              |    |  |  |  |
| HW Access |                   | No               | one         |            | None         |          |              |    |  |  |  |
| Name      |                   | CM0_VARI         | ANT [23:20] |            |              | CM0_CONS | TANT [19:16] |    |  |  |  |
| Bits      | 31                | 30               | 29          | 28         | 27           | 26       | 25           | 24 |  |  |  |
| SW Access |                   |                  |             | F          | 2            |          |              |    |  |  |  |
| HW Access |                   |                  |             | No         | ne           |          |              |    |  |  |  |
| Name      |                   |                  |             | CM0_IMPLEM | ENTER [31:24 | 1]       |              |    |  |  |  |

| Bits    | Name            | Description                                                                                                                                                                                            |
|---------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31 : 24 | CM0_IMPLEMENTER | Implementer code for ARM. Default Value: 65                                                                                                                                                            |
| 23:20   | CM0_VARIANT     | Implementation defined. In ARM implementations this is the major revision number n in the rn part of the rnpn revision status, Product revision status on page xii.  Default Value: 0                  |
| 19 : 16 | CM0_CONSTANT    | Indicates the architecture, ARMv6-M<br>Default Value: 12                                                                                                                                               |
| 15 : 4  | CM0_PARTNO      | Indicates part number, Cortex-M0 Default Value: 3104                                                                                                                                                   |
| 3:0     | CM0_REVISION    | Indicates revision. In ARM implementations this is the minor revision number n in the pn part of the rnpn revision status, see Product revision status on page xii. For release r0p0. Default Value: 0 |



# 1.1.29 CM0\_ICSR

Interrupt Control State Register

Address: 0xE000ED04
Retention: Retained

| Bits      | 7                  | 6                       | 5      | 4                 | 3                 | 2                      | 1                 | 0    |  |  |  |
|-----------|--------------------|-------------------------|--------|-------------------|-------------------|------------------------|-------------------|------|--|--|--|
| SW Access | ii ii              | R                       |        |                   |                   |                        |                   |      |  |  |  |
| HW Access | ii ii              | RW                      |        |                   |                   |                        |                   |      |  |  |  |
| Name      |                    | CM0_VECTACTIVE [7:0]    |        |                   |                   |                        |                   |      |  |  |  |
| Bits      | 15                 | 14                      | 13     | 12                | 11                | 10                     | 9                 | 8    |  |  |  |
| SW Access | Ï .                | R                       |        |                   |                   | None                   |                   | R    |  |  |  |
| HW Access | ii ii              | RW                      |        |                   |                   | None                   |                   | RW   |  |  |  |
| Name      |                    | CM0_VECTPENDING [15:12] |        |                   |                   | None [11:9] CM0.<br>AC |                   |      |  |  |  |
| Bits      | 23                 | 22                      | 21     | 20                | 19                | 18                     | 17                | 16   |  |  |  |
| SW Access | R                  | R                       | None   |                   |                   | R                      |                   |      |  |  |  |
| HW Access | RW                 | RW                      | None   |                   |                   | RW                     |                   |      |  |  |  |
| Name      | CM0_ISRP<br>REEMPT | CM0_ISRP<br>ENDING      | None   |                   | CM0_V             | ECTPENDING             | [20:16]           |      |  |  |  |
| Bits      | 31                 | 30                      | 29     | 28                | 27                | 26                     | 25                | 24   |  |  |  |
| SW Access | RW1S               | No                      | ne     | RW1S              | RW1C              | RW1S                   | RW1C              | None |  |  |  |
| HW Access | RW                 | No                      | ne     | RW                | R                 | RW                     | R                 | None |  |  |  |
| Name      | CM0_NMIP<br>ENDSET | None [                  | 30:29] | CM0_PEND<br>SVSET | CM0_PEND<br>SVCLR | CM0_PEND<br>STSETb     | CM0_PEND<br>STCLR | None |  |  |  |

| Bits | Name           | Description                                                                                                                                                                                              |
|------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | CM0_NMIPENDSET | Activates an NMI exception or reads back the current state.  Because NMI is the highest priority exception, it activates as soon as it is registered.  Default Value: 0                                  |
| 28   | CM0_PENDSVSET  | Sets a pending PendSV interrupt or reads back the current state. Use this normally to request a context switch. Writing PENDSVSET and PENDSVCLR to '1' concurrently is UNPREDICT-ABLE.  Default Value: 0 |
| 27   | CM0_PENDSVCLR  | Clears a pending PendSV interrupt. Default Value: 0                                                                                                                                                      |
| 26   | CM0_PENDSTSETb | Sets a pending SysTick or reads back the current state. Writing PENDSTSET and PENDSTCLR to '1' concurrently is UNPREDICTABLE. Default Value: 0                                                           |
| 25   | CM0_PENDSTCLR  | Clears a pending SysTick, whether set here or by the timer hardware. Default Value: 0                                                                                                                    |



#### 1.1.29 CM0\_ICSR (continued)

23 CM0\_ISRPREEMPT Indicates whether a pending exception will be serviced on exit from debug halt state. Default Value: 0 22 CM0\_ISRPENDING Indicates if an external configurable, NVIC generated, interrupt is pending. Default Value: 0 20:12 CM0\_VECTPENDING The exception number for the highest priority pending exception. 0= No pending exceptions. The pending state includes the effect of memory-mapped enable and mask registers. It does not include the PRIMASK special-purpose register qualifier. Default Value: 0 8:0 CM0\_VECTACTIVE The exception number for the current executing exception. 0= Thread mode. This is the same value as iPSR[8:0]



## 1.1.30 **CMO\_AIRCR**

Application Interrupt and Reset Control Register

Address: 0xE000ED0C Retention: Retained

| Bits      | 7                  | 6                                     | 5    | 4        | 3            | 2        | 1    | 0    |  |  |  |  |
|-----------|--------------------|---------------------------------------|------|----------|--------------|----------|------|------|--|--|--|--|
| SW Access | 1                  |                                       | None |          |              | RW1S     | RW1C | None |  |  |  |  |
| HW Access |                    |                                       | None | R        | R            | None     |      |      |  |  |  |  |
| Name      |                    | None [7:3]  CM0_SYSR ESETREQ CLR. TIV |      |          |              |          |      |      |  |  |  |  |
| Bits      | 15                 | 14                                    | 13   | 12       | 11           | 10       | 9    | 8    |  |  |  |  |
| SW Access | R                  | R None                                |      |          |              |          |      |      |  |  |  |  |
| HW Access | None               | None None                             |      |          |              |          |      |      |  |  |  |  |
| Name      | CM0_ENDI<br>ANNESS |                                       |      |          |              |          |      |      |  |  |  |  |
| Bits      | 23                 | 22                                    | 21   | 20       | 19           | 18       | 17   | 16   |  |  |  |  |
| SW Access | 1                  |                                       |      | R        | RW           |          |      |      |  |  |  |  |
| HW Access |                    |                                       |      |          | R            |          |      |      |  |  |  |  |
| Name      |                    |                                       |      | CM0_VEC1 | TKEY [23:16] |          |      |      |  |  |  |  |
| Bits      | 31                 | 30                                    | 29   | 28       | 27           | 26       | 25   | 24   |  |  |  |  |
| SW Access |                    |                                       |      | R        | 2W           | <u>'</u> |      |      |  |  |  |  |
| HW Access |                    |                                       |      |          | R            |          |      |      |  |  |  |  |
| Name      | 1                  |                                       |      | CM0 VEC1 | TKEY [31:24] |          |      |      |  |  |  |  |

| Bits    | Name              | Description                                                                                                                                                                                                                                                                |
|---------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31 : 16 | CM0_VECTKEY       | Vector Key. The value 0x05FA must be written to this register, otherwise the register write is UN-PREDICTABLE. Readback value is UNKNOWN. Default Value: X                                                                                                                 |
| 15      | CM0_ENDIANNESS    | Indicates the memory system data endianness: 0 little endian 1 big endian. See Endian support on page A3-44 for more information. Default Value: 0                                                                                                                         |
| 2       | CM0_SYSRESETREQ   | System Reset Request. Writing 1 to this bit asserts a signal to request a reset by the external system. This will cause a full system reset of the CPU and all other components in the device. See Reset management on page B1-240 for more information.  Default Value: 0 |
| 1       | CM0_VECTCLRACTIVE | Clears all active state information for fixed and configurable exceptions. The effect of writing a 1 to this bit if the processor is not halted in Debug state is UNPREDICTABLE.  Default Value: 0                                                                         |



# 1.1.31 CM0\_SCR

System Control Register Address: 0xE000ED10 Retention: Retained

| Bits      | 7          | 6    | 5  | 4                 | 3      | 2                 | 1                   | 0    |  |  |  |
|-----------|------------|------|----|-------------------|--------|-------------------|---------------------|------|--|--|--|
| SW Access | None       |      |    | RW                | None   | RW                | RW                  | None |  |  |  |
| HW Access |            | None |    |                   | None   | R                 | R                   | None |  |  |  |
| Name      | None [7:5] |      |    | CM0_SEVO<br>NPEND | None   | CM0_SLEE<br>PDEEP | CM0_SLEE<br>PONEXIT | None |  |  |  |
| Bits      | 15         | 14   | 13 | 12                | 11     | 10                | 9                   | 8    |  |  |  |
| SW Access | None       |      |    |                   |        |                   |                     |      |  |  |  |
| HW Access | None       |      |    |                   |        |                   |                     |      |  |  |  |
| Name      |            |      |    | None              | [15:8] |                   |                     |      |  |  |  |
| Bits      | 23         | 22   | 21 | 20                | 19     | 18                | 17                  | 16   |  |  |  |
| SW Access |            |      |    | No                | ne     |                   |                     |      |  |  |  |
| HW Access |            |      |    | No                | ne     |                   |                     |      |  |  |  |
| Name      |            |      |    | None [            | 23:16] |                   |                     |      |  |  |  |
| Bits      | 31         | 30   | 29 | 28                | 27     | 26                | 25                  | 24   |  |  |  |
| SW Access |            |      |    | No                | ne     |                   |                     |      |  |  |  |
| HW Access |            |      |    | No                | ne     |                   |                     |      |  |  |  |
| Name      |            |      |    | None [            | 31:24] |                   |                     |      |  |  |  |

| Bits | Name            | Description                                                                                                                                                                                                                                                                                |
|------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4    | CM0_SEVONPEND   | Determines whether an interrupt transition from inactive state to pending state is a wakeup event: 0: transitions from inactive to pending are not wakeup events. 1: transitions from inactive to pending are wakeup events. See WFE on page A6-197 for more information. Default Value: 0 |
| 2    | CM0_SLEEPDEEP   | An implementation can use this bit to select DeepSleep/Hibernate power modes upon execution of WFI/WFE: 0: Select Sleep mode 1: Select DeepSleep/Hibernate (depends on PWR_CONTROL.HIBERNATE) Default Value: 0                                                                             |
| 1    | CM0_SLEEPONEXIT | Determines whether, on an exit from an ISR that returns to the base level of execution priority, the processor enters a sleep state: 0 do not enter sleep state. 1 enter sleep state. See Power management on page B1-240 for more information. Default Value: 0                           |



# 1.1.32 CM0\_CCR

Configuration and Control Register

Address: 0xE000ED14
Retention: Retained

| Bits      | 7                             | 6    | 5   | 4    | 3       | 2    | 1                  | 0    |  |
|-----------|-------------------------------|------|-----|------|---------|------|--------------------|------|--|
| SW Access |                               | No   | one |      | R       |      | None               |      |  |
| HW Access |                               | No   | one |      | None    |      | None               |      |  |
| Name      |                               |      |     |      |         |      | AL<br>P None [2:0] |      |  |
| Bits      | 15                            | 14   | 13  | 12   | 11      | 10   | 9                  | 8    |  |
| SW Access |                               |      | No  | one  |         |      | R                  | None |  |
| HW Access |                               | None |     |      |         |      |                    | None |  |
| Name      | None [15:10] CM0_STKA LIGN No |      |     |      |         | None |                    |      |  |
| Bits      | 23                            | 22   | 21  | 20   | 19      | 18   | 17                 | 16   |  |
| SW Access |                               |      |     | No   | one     |      |                    |      |  |
| HW Access |                               |      |     | No   | one     |      |                    |      |  |
| Name      |                               |      |     | None | [23:16] |      |                    |      |  |
| Bits      | 31                            | 30   | 29  | 28   | 27      | 26   | 25                 | 24   |  |
| SW Access |                               |      |     | No   | one     |      |                    |      |  |
| HW Access | None                          |      |     |      |         |      |                    |      |  |
| Name      |                               |      |     | None | [31:24] |      |                    |      |  |

| Bits | Name            | Description                                                                                                                                                                                                |
|------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9    | CM0_STKALIGN    | 1: On exception entry, the SP used prior to the exception is adjusted to be 8-byte aligned and the context to restore it is saved. The SP is restored on the associated exception return. Default Value: 1 |
| 3    | CM0_UNALIGN_TRP | 1: unaligned word and halfword accesses generate a HardFault exception.  Default Value: 1                                                                                                                  |



## 1.1.33 CM0\_SHPR2

System Handler Priority Register 2

Address: 0xE000ED1C Retention: Retained

| Bits      | 7                               | 6           | 5  | 4    | 3       | 2   | 1  | 0  |  |
|-----------|---------------------------------|-------------|----|------|---------|-----|----|----|--|
| SW Access | Ï                               | None        |    |      |         |     |    |    |  |
| HW Access | Ï                               |             |    | No   | one     |     |    |    |  |
| Name      |                                 |             |    | None | e [7:0] |     |    |    |  |
| Bits      | 15                              | 14          | 13 | 12   | 11      | 10  | 9  | 8  |  |
| SW Access | Ï                               | None        |    |      |         |     |    |    |  |
| HW Access | Ï                               | None        |    |      |         |     |    |    |  |
| Name      |                                 | None [15:8] |    |      |         |     |    |    |  |
| Bits      | 23                              | 22          | 21 | 20   | 19      | 18  | 17 | 16 |  |
| SW Access | Ï                               |             |    | No   | ne      |     |    |    |  |
| HW Access | Ï                               |             |    | No   | one     |     |    |    |  |
| Name      |                                 |             |    | None | [23:16] |     |    |    |  |
| Bits      | 31                              | 30          | 29 | 28   | 27      | 26  | 25 | 24 |  |
| SW Access | R                               | W           |    |      | N       | one |    |    |  |
| HW Access | i i                             | R None      |    |      |         |     |    |    |  |
| Name      | CM0_PRI_11 [31:30] None [29:24] |             |    |      |         |     |    |    |  |

Bits Name Description

31:30 CM0\_PRI\_11 Priority of system handler 11, SVCall



# 1.1.34 CM0\_SHPR3

System Handler Priority Register 3

Address: 0xE000ED20 Retention: Retained

| Bits      | 7           | 6           | 5    | 4    | 3       | 2       | 1  | 0  |
|-----------|-------------|-------------|------|------|---------|---------|----|----|
| SW Access | None        |             |      |      |         |         |    |    |
| HW Access | ii .        |             |      | No   | one     |         |    |    |
| Name      |             |             |      | None | e [7:0] |         |    |    |
| Bits      | 15          | 14          | 13   | 12   | 11      | 10      | 9  | 8  |
| SW Access |             | None        |      |      |         |         |    |    |
| HW Access | ii .        | None        |      |      |         |         |    |    |
| Name      | None [15:8] |             |      |      |         |         |    |    |
| Bits      | 23          | 22          | 21   | 20   | 19      | 18      | 17 | 16 |
| SW Access | R'          | W           |      |      | No      | one     |    |    |
| HW Access | F           | ₹           |      |      | None    |         |    |    |
| Name      | CM0_PRI_    | _14 [23:22] |      |      | None    | [21:16] |    |    |
| Bits      | 31          | 30          | 29   | 28   | 27      | 26      | 25 | 24 |
| SW Access | R'          | W           | None |      |         |         |    |    |
| HW Access | F           | ₹           | None |      |         |         |    |    |
| Name      | CM0_PRI_    | _15 [31:30] |      |      | None    | [29:24] |    |    |

| Bits    | Name       | Description                                             |
|---------|------------|---------------------------------------------------------|
| 31 : 30 | CM0_PRI_15 | Priority of system handler 15, SysTick Default Value: 0 |
| 23 : 22 | CM0_PRI_14 | Priority of system handler 14, PendSV Default Value: 0  |



## 1.1.35 **CM0\_SHCSR**

System Handler Control and State Register

Address: 0xE000ED24
Retention: Retained

| Bits      | 7                    | 6           | 5    | 4    | 3       | 2  | 1  | 0  |
|-----------|----------------------|-------------|------|------|---------|----|----|----|
| SW Access |                      |             |      | No   | ne      |    |    |    |
| HW Access |                      |             |      | No   | ne      |    |    |    |
| Name      |                      |             |      | None | [7:0]   |    |    |    |
| Bits      | 15                   | 14          | 13   | 12   | 11      | 10 | 9  | 8  |
| SW Access | RW                   |             | None |      |         |    |    |    |
| HW Access | RW                   |             | None |      |         |    |    |    |
| Name      | CM0_SVCA<br>LLPENDED | None [14:8] |      |      |         |    |    |    |
| Bits      | 23                   | 22          | 21   | 20   | 19      | 18 | 17 | 16 |
| SW Access | 1                    |             |      | No   | ne      |    |    |    |
| HW Access |                      |             |      | No   | ne      |    |    |    |
| Name      |                      |             |      | None | [23:16] |    |    |    |
| Bits      | 31                   | 30          | 29   | 28   | 27      | 26 | 25 | 24 |
| SW Access |                      |             |      | No   | ne      |    |    |    |
| HW Access |                      | None        |      |      |         |    |    |    |
| Name      |                      |             |      | None | [31:24] |    |    |    |

| Bits | Name             | Description                                                             |
|------|------------------|-------------------------------------------------------------------------|
| 15   | CM0_SVCALLPENDED | <ul><li>0 SVCall is not pending.</li><li>1 SVCall is pending.</li></ul> |

This bit reflects the pending state on a read, and updates the pending state, to the value written, on a write. (Pending state bits are set to 1 when an exception occurs, and are cleared to 0 when an exception becomes active.)



# 1.1.36 CM0\_SCS\_PID4

System Control Space ROM Table Peripheral ID #4

Address: 0xE000EFD0 Retention: Retained

| Bits      | 7                | 6  | 5  | 4       | 3          | 2  | 1  | 0  |
|-----------|------------------|----|----|---------|------------|----|----|----|
| SW Access |                  |    |    | ,       | ₹          |    |    |    |
| HW Access |                  |    |    | No      | one        |    |    |    |
| Name      |                  |    |    | CM0_VA  | LUE [7:0]  |    |    |    |
| Bits      | 15               | 14 | 13 | 12      | 11         | 10 | 9  | 8  |
| SW Access |                  | R  |    |         |            |    |    |    |
| HW Access | None             |    |    |         |            |    |    |    |
| Name      | CM0_VALUE [15:8] |    |    |         |            |    |    |    |
| Bits      | 23               | 22 | 21 | 20      | 19         | 18 | 17 | 16 |
| SW Access |                  |    |    | ,       | ₹          |    |    |    |
| HW Access |                  |    |    | No      | one        |    |    |    |
| Name      |                  |    |    | CM0_VAL | UE [23:16] |    |    |    |
| Bits      | 31               | 30 | 29 | 28      | 27         | 26 | 25 | 24 |
| SW Access |                  |    |    | ,       | ₹          |    |    |    |
| HW Access | None             |    |    |         |            |    |    |    |
| Name      |                  |    |    | CM0_VAL | UE [31:24] |    |    |    |

| Bits | Name      | Description      |
|------|-----------|------------------|
| 31:0 | CM0_VALUE | Peripheral ID #4 |
|      |           | Default Value: 4 |



# 1.1.37 CM0\_SCS\_PID0

System Control Space ROM Table Peripheral ID #0

Address: 0xE000EFE0
Retention: Retained

| Bits      | 7                 | 6  | 5  | 4       | 3          | 2  | 1  | 0  |
|-----------|-------------------|----|----|---------|------------|----|----|----|
| SW Access |                   |    |    | F       | ₹          |    |    |    |
| HW Access |                   |    |    | No      | ne         |    |    |    |
| Name      |                   |    |    | CM0_VA  | LUE [7:0]  |    |    |    |
| Bits      | 15                | 14 | 13 | 12      | 11         | 10 | 9  | 8  |
| SW Access |                   | R  |    |         |            |    |    |    |
| HW Access | None              |    |    |         |            |    |    |    |
| Name      | CM0_VALUE [15:8]  |    |    |         |            |    |    |    |
| Bits      | 23                | 22 | 21 | 20      | 19         | 18 | 17 | 16 |
| SW Access |                   |    |    | F       | ₹          |    |    |    |
| HW Access |                   |    |    | No      | ne         |    |    |    |
| Name      |                   |    |    | CM0_VAL | UE [23:16] |    |    |    |
| Bits      | 31                | 30 | 29 | 28      | 27         | 26 | 25 | 24 |
| SW Access |                   |    |    | F       | ₹          |    |    |    |
| HW Access | None              |    |    |         |            |    |    |    |
| Name      | CM0_VALUE [31:24] |    |    |         |            |    |    |    |

| Bits | Name      | Description      |
|------|-----------|------------------|
| 31:0 | CM0_VALUE | Peripheral ID #0 |
|      |           | Default Value: 8 |



## 1.1.38 CM0\_SCS\_PID1

System Control Space ROM Table Peripheral ID #1

Address: 0xE000EFE4
Retention: Retained

| Bits      | 7                | 6  | 5  | 4       | 3          | 2  | 1  | 0  |  |  |  |
|-----------|------------------|----|----|---------|------------|----|----|----|--|--|--|
| SW Access |                  |    |    | ,       | ₹          |    |    |    |  |  |  |
| HW Access |                  |    |    | No      | one        |    |    |    |  |  |  |
| Name      |                  |    |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |  |
| Bits      | 15               | 14 | 13 | 12      | 11         | 10 | 9  | 8  |  |  |  |
| SW Access |                  | R  |    |         |            |    |    |    |  |  |  |
| HW Access | None             |    |    |         |            |    |    |    |  |  |  |
| Name      | CM0_VALUE [15:8] |    |    |         |            |    |    |    |  |  |  |
| Bits      | 23               | 22 | 21 | 20      | 19         | 18 | 17 | 16 |  |  |  |
| SW Access |                  |    |    | ,       | ₹          |    |    |    |  |  |  |
| HW Access |                  |    |    | No      | one        |    |    |    |  |  |  |
| Name      |                  |    |    | CM0_VAL | UE [23:16] |    |    |    |  |  |  |
| Bits      | 31               | 30 | 29 | 28      | 27         | 26 | 25 | 24 |  |  |  |
| SW Access |                  | R  |    |         |            |    |    |    |  |  |  |
| HW Access |                  |    |    | No      | one        |    |    |    |  |  |  |
| Name      |                  |    |    | CM0_VAL | UE [31:24] |    |    |    |  |  |  |

Bits Name Description

31:0 CM0\_VALUE Peripheral ID #1
Default Value: 176



## 1.1.39 CM0\_SCS\_PID2

System Control Space ROM Table Peripheral ID #2

Address: 0xE000EFE8
Retention: Retained

| Bits      | 7                | 6  | 5  | 4       | 3          | 2  | 1  | 0  |  |  |  |
|-----------|------------------|----|----|---------|------------|----|----|----|--|--|--|
| SW Access |                  |    |    | ,       | ₹          |    |    |    |  |  |  |
| HW Access |                  |    |    | No      | one        |    |    |    |  |  |  |
| Name      |                  |    |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |  |
| Bits      | 15               | 14 | 13 | 12      | 11         | 10 | 9  | 8  |  |  |  |
| SW Access |                  | R  |    |         |            |    |    |    |  |  |  |
| HW Access | None             |    |    |         |            |    |    |    |  |  |  |
| Name      | CM0_VALUE [15:8] |    |    |         |            |    |    |    |  |  |  |
| Bits      | 23               | 22 | 21 | 20      | 19         | 18 | 17 | 16 |  |  |  |
| SW Access |                  |    |    | ,       | ₹          |    |    |    |  |  |  |
| HW Access |                  |    |    | No      | one        |    |    |    |  |  |  |
| Name      |                  |    |    | CM0_VAL | UE [23:16] |    |    |    |  |  |  |
| Bits      | 31               | 30 | 29 | 28      | 27         | 26 | 25 | 24 |  |  |  |
| SW Access |                  | R  |    |         |            |    |    |    |  |  |  |
| HW Access |                  |    |    | No      | one        |    |    |    |  |  |  |
| Name      |                  |    |    | CM0_VAL | UE [31:24] |    |    |    |  |  |  |

Bits Name Description

31:0 CM0\_VALUE Peripheral ID #2
Default Value: 11



# 1.1.40 CM0\_SCS\_PID3

System Control Space ROM Table Peripheral ID #3

Address: 0xE000EFEC
Retention: Retained

| Bits      | 7                | 6                       | 5  | 4       | 3          | 2  | 1  | 0  |  |  |  |
|-----------|------------------|-------------------------|----|---------|------------|----|----|----|--|--|--|
| SW Access |                  |                         |    | F       | ?          |    |    |    |  |  |  |
| HW Access |                  |                         |    | No      | ne         |    |    |    |  |  |  |
| Name      |                  |                         |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |  |
| Bits      | 15               | 14                      | 13 | 12      | 11         | 10 | 9  | 8  |  |  |  |
| SW Access |                  |                         |    | F       | 2          |    |    |    |  |  |  |
| HW Access |                  | None                    |    |         |            |    |    |    |  |  |  |
| Name      | CM0_VALUE [15:8] |                         |    |         |            |    |    |    |  |  |  |
| Bits      | 23               | 22                      | 21 | 20      | 19         | 18 | 17 | 16 |  |  |  |
| SW Access |                  |                         |    | F       | 2          |    |    |    |  |  |  |
| HW Access |                  |                         |    | No      | ne         |    |    |    |  |  |  |
| Name      |                  |                         |    | CM0_VAL | UE [23:16] |    |    |    |  |  |  |
| Bits      | 31               | 31 30 29 28 27 26 25 24 |    |         |            |    |    |    |  |  |  |
| SW Access |                  | R                       |    |         |            |    |    |    |  |  |  |
| HW Access |                  |                         |    | No      | ne         |    |    |    |  |  |  |
| Name      |                  |                         |    | CM0_VAL | UE [31:24] |    |    |    |  |  |  |

| Bits | Name      | Description      |
|------|-----------|------------------|
| 31:0 | CM0_VALUE | Peripheral ID #3 |
|      |           | Default Value: 0 |



## 1.1.41 CM0\_SCS\_CID0

System Control Space ROM Table Component ID #0

Address: 0xE000EFF0
Retention: Retained

| Bits      | 7  | 6                | 5  | 4       | 3          | 2  | 1  | 0  |  |  |  |
|-----------|----|------------------|----|---------|------------|----|----|----|--|--|--|
| SW Access |    |                  |    | F       | ₹          |    |    |    |  |  |  |
| HW Access |    |                  |    | No      | ne         |    |    |    |  |  |  |
| Name      |    |                  |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |  |
| Bits      | 15 | 14               | 13 | 12      | 11         | 10 | 9  | 8  |  |  |  |
| SW Access |    | R                |    |         |            |    |    |    |  |  |  |
| HW Access |    | None             |    |         |            |    |    |    |  |  |  |
| Name      |    | CM0_VALUE [15:8] |    |         |            |    |    |    |  |  |  |
| Bits      | 23 | 22               | 21 | 20      | 19         | 18 | 17 | 16 |  |  |  |
| SW Access |    |                  |    | F       | ₹          |    |    |    |  |  |  |
| HW Access |    |                  |    | No      | ne         |    |    |    |  |  |  |
| Name      |    |                  |    | CM0_VAL | UE [23:16] |    |    |    |  |  |  |
| Bits      | 31 | 30               | 29 | 28      | 27         | 26 | 25 | 24 |  |  |  |
| SW Access |    | R                |    |         |            |    |    |    |  |  |  |
| HW Access |    |                  |    | No      | ne         |    |    |    |  |  |  |
| Name      |    |                  |    | CM0 VAL | UE [31:24] |    |    |    |  |  |  |

Bits Name Description
31:0 CM0\_VALUE Component ID #0
Default Value: 13



# 1.1.42 CM0\_SCS\_CID1

System Control Space ROM Table Component ID #1

Address: 0xE000EFF4
Retention: Retained

| Bits      | 7                | 6                       | 5  | 4       | 3          | 2  | 1  | 0  |  |  |  |
|-----------|------------------|-------------------------|----|---------|------------|----|----|----|--|--|--|
| SW Access |                  |                         |    | F       | ?          |    |    |    |  |  |  |
| HW Access |                  |                         |    | No      | ne         |    |    |    |  |  |  |
| Name      |                  |                         |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |  |
| Bits      | 15               | 14                      | 13 | 12      | 11         | 10 | 9  | 8  |  |  |  |
| SW Access |                  | R                       |    |         |            |    |    |    |  |  |  |
| HW Access |                  | None                    |    |         |            |    |    |    |  |  |  |
| Name      | CM0_VALUE [15:8] |                         |    |         |            |    |    |    |  |  |  |
| Bits      | 23               | 22                      | 21 | 20      | 19         | 18 | 17 | 16 |  |  |  |
| SW Access |                  |                         |    | F       | ?          |    |    |    |  |  |  |
| HW Access |                  |                         |    | No      | ne         |    |    |    |  |  |  |
| Name      |                  |                         |    | CM0_VAL | UE [23:16] |    |    |    |  |  |  |
| Bits      | 31               | 31 30 29 28 27 26 25 24 |    |         |            |    |    |    |  |  |  |
| SW Access |                  | R                       |    |         |            |    |    |    |  |  |  |
| HW Access |                  | None                    |    |         |            |    |    |    |  |  |  |
| Name      |                  |                         |    | CM0_VAL | UE [31:24] |    |    |    |  |  |  |

Bits Name Description

31:0 CM0\_VALUE Component ID #1
Default Value: 224



## 1.1.43 CM0\_SCS\_CID2

System Control Space ROM Table Component ID #2

Address: 0xE000EFF8
Retention: Retained

| Bits      | 7                | 6  | 5  | 4       | 3          | 2  | 1  | 0  |  |  |  |
|-----------|------------------|----|----|---------|------------|----|----|----|--|--|--|
| SW Access |                  |    |    | ,       | ₹          |    |    |    |  |  |  |
| HW Access |                  |    |    | No      | one        |    |    |    |  |  |  |
| Name      |                  |    |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |  |
| Bits      | 15               | 14 | 13 | 12      | 11         | 10 | 9  | 8  |  |  |  |
| SW Access |                  | R  |    |         |            |    |    |    |  |  |  |
| HW Access | None             |    |    |         |            |    |    |    |  |  |  |
| Name      | CM0_VALUE [15:8] |    |    |         |            |    |    |    |  |  |  |
| Bits      | 23               | 22 | 21 | 20      | 19         | 18 | 17 | 16 |  |  |  |
| SW Access |                  |    |    | ,       | ₹          |    |    |    |  |  |  |
| HW Access |                  |    |    | No      | one        |    |    |    |  |  |  |
| Name      |                  |    |    | CM0_VAL | UE [23:16] |    |    |    |  |  |  |
| Bits      | 31               | 30 | 29 | 28      | 27         | 26 | 25 | 24 |  |  |  |
| SW Access |                  | R  |    |         |            |    |    |    |  |  |  |
| HW Access |                  |    |    | No      | one        |    |    |    |  |  |  |
| Name      |                  |    |    | CM0_VAL | UE [31:24] |    |    |    |  |  |  |

Bits Name Description

31:0 CM0\_VALUE Component ID #2
Default Value: 5



# 1.1.44 CM0\_SCS\_CID3

System Control Space ROM Table Component ID #3

Address: 0xE000EFFC
Retention: Retained

| Bits      | 7                | 6  | 5  | 4       | 3          | 2  | 1  | 0  |  |  |  |
|-----------|------------------|----|----|---------|------------|----|----|----|--|--|--|
| SW Access |                  |    |    | ,       | ₹          |    |    |    |  |  |  |
| HW Access |                  |    |    | No      | one        |    |    |    |  |  |  |
| Name      |                  |    |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |  |
| Bits      | 15               | 14 | 13 | 12      | 11         | 10 | 9  | 8  |  |  |  |
| SW Access |                  | R  |    |         |            |    |    |    |  |  |  |
| HW Access | None             |    |    |         |            |    |    |    |  |  |  |
| Name      | CM0_VALUE [15:8] |    |    |         |            |    |    |    |  |  |  |
| Bits      | 23               | 22 | 21 | 20      | 19         | 18 | 17 | 16 |  |  |  |
| SW Access |                  |    |    | ,       | ₹          |    |    |    |  |  |  |
| HW Access |                  |    |    | No      | one        |    |    |    |  |  |  |
| Name      |                  |    |    | CM0_VAL | UE [23:16] |    |    |    |  |  |  |
| Bits      | 31               | 30 | 29 | 28      | 27         | 26 | 25 | 24 |  |  |  |
| SW Access |                  | R  |    |         |            |    |    |    |  |  |  |
| HW Access |                  |    |    | No      | one        |    |    |    |  |  |  |
| Name      |                  |    |    | CM0_VAL | UE [31:24] |    |    |    |  |  |  |

 Bits
 Name
 Description

 31:0
 CM0\_VALUE
 Component ID #3



## 1.1.45 CM0\_ROM\_SCS

CM0 CoreSight ROM Table Peripheral #0

Address: 0xE00FF000 Retention: Retained

| Bits      | 7                | 6  | 5  | 4       | 3          | 2  | 1  | 0  |  |  |  |
|-----------|------------------|----|----|---------|------------|----|----|----|--|--|--|
| SW Access |                  |    |    | ,       | ₹          |    |    |    |  |  |  |
| HW Access |                  |    |    | No      | one        |    |    |    |  |  |  |
| Name      |                  |    |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |  |
| Bits      | 15               | 14 | 13 | 12      | 11         | 10 | 9  | 8  |  |  |  |
| SW Access |                  | R  |    |         |            |    |    |    |  |  |  |
| HW Access | None             |    |    |         |            |    |    |    |  |  |  |
| Name      | CM0_VALUE [15:8] |    |    |         |            |    |    |    |  |  |  |
| Bits      | 23               | 22 | 21 | 20      | 19         | 18 | 17 | 16 |  |  |  |
| SW Access |                  |    |    | ,       | ₹          |    |    |    |  |  |  |
| HW Access |                  |    |    | No      | one        |    |    |    |  |  |  |
| Name      |                  |    |    | CM0_VAL | UE [23:16] |    |    |    |  |  |  |
| Bits      | 31               | 30 | 29 | 28      | 27         | 26 | 25 | 24 |  |  |  |
| SW Access |                  | R  |    |         |            |    |    |    |  |  |  |
| HW Access |                  |    |    | No      | one        |    |    |    |  |  |  |
| Name      |                  |    |    | CM0_VAL | UE [31:24] |    |    |    |  |  |  |

Bits Name Description

31 : 0 CM0\_VALUE Offset to SCS ROM Table



## 1.1.46 **CM0\_ROM\_DWT**

CM0 CoreSight ROM Table Peripheral #1

Address: 0xE00FF004 Retention: Retained

| Bits      | 7                | 6                       | 5  | 4       | 3          | 2  | 1  | 0  |  |  |  |  |
|-----------|------------------|-------------------------|----|---------|------------|----|----|----|--|--|--|--|
| SW Access |                  |                         |    | F       | ?          |    |    |    |  |  |  |  |
| HW Access |                  |                         |    | No      | ne         |    |    |    |  |  |  |  |
| Name      |                  |                         |    | CM0_VAI | _UE [7:0]  |    |    |    |  |  |  |  |
| Bits      | 15               | 14                      | 13 | 12      | 11         | 10 | 9  | 8  |  |  |  |  |
| SW Access |                  | R                       |    |         |            |    |    |    |  |  |  |  |
| HW Access | None             |                         |    |         |            |    |    |    |  |  |  |  |
| Name      | CM0_VALUE [15:8] |                         |    |         |            |    |    |    |  |  |  |  |
| Bits      | 23               | 22                      | 21 | 20      | 19         | 18 | 17 | 16 |  |  |  |  |
| SW Access |                  |                         |    | F       | 2          |    |    |    |  |  |  |  |
| HW Access |                  |                         |    | No      | ne         |    |    |    |  |  |  |  |
| Name      |                  |                         |    | CM0_VAL | JE [23:16] |    |    |    |  |  |  |  |
| Bits      | 31               | 31 30 29 28 27 26 25 24 |    |         |            |    |    |    |  |  |  |  |
| SW Access |                  | R                       |    |         |            |    |    |    |  |  |  |  |
| HW Access | None             |                         |    |         |            |    |    |    |  |  |  |  |
| Name      |                  |                         |    | CM0_VAL | JE [31:24] |    |    |    |  |  |  |  |

Bits Name Description

31 : 0 CM0\_VALUE Offset to DWT ROM Table



# 1.1.47 CM0\_ROM\_BPU

CM0 CoreSight ROM Table Peripheral #2

Address: 0xE00FF008 Retention: Retained

| Bits      | 7                | 6                       | 5  | 4       | 3          | 2  | 1  | 0  |  |  |  |
|-----------|------------------|-------------------------|----|---------|------------|----|----|----|--|--|--|
| SW Access |                  |                         |    | F       | ?          |    |    |    |  |  |  |
| HW Access |                  |                         |    | No      | ne         |    |    |    |  |  |  |
| Name      |                  |                         |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |  |
| Bits      | 15               | 14                      | 13 | 12      | 11         | 10 | 9  | 8  |  |  |  |
| SW Access |                  | R                       |    |         |            |    |    |    |  |  |  |
| HW Access |                  | None                    |    |         |            |    |    |    |  |  |  |
| Name      | CM0_VALUE [15:8] |                         |    |         |            |    |    |    |  |  |  |
| Bits      | 23               | 22                      | 21 | 20      | 19         | 18 | 17 | 16 |  |  |  |
| SW Access |                  |                         |    | F       | ?          |    |    |    |  |  |  |
| HW Access |                  |                         |    | No      | ne         |    |    |    |  |  |  |
| Name      |                  |                         |    | CM0_VAL | UE [23:16] |    |    |    |  |  |  |
| Bits      | 31               | 31 30 29 28 27 26 25 24 |    |         |            |    |    |    |  |  |  |
| SW Access |                  | R                       |    |         |            |    |    |    |  |  |  |
| HW Access |                  | None                    |    |         |            |    |    |    |  |  |  |
| Name      |                  |                         |    | CM0_VAL | UE [31:24] |    |    |    |  |  |  |

Bits Name Description

31 : 0 CM0\_VALUE Offset to BPU ROM Table



## 1.1.48 CM0\_ROM\_END

CM0 CoreSight ROM Table End Marker

Address: 0xE00FF00C Retention: Retained

| Bits      | 7                | 6                       | 5  | 4       | 3          | 2  | 1  | 0  |  |  |  |
|-----------|------------------|-------------------------|----|---------|------------|----|----|----|--|--|--|
| SW Access |                  |                         |    | F       | ?          |    |    |    |  |  |  |
| HW Access |                  |                         |    | No      | ne         |    |    |    |  |  |  |
| Name      |                  |                         |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |  |
| Bits      | 15               | 14                      | 13 | 12      | 11         | 10 | 9  | 8  |  |  |  |
| SW Access |                  | R                       |    |         |            |    |    |    |  |  |  |
| HW Access |                  | None                    |    |         |            |    |    |    |  |  |  |
| Name      | CM0_VALUE [15:8] |                         |    |         |            |    |    |    |  |  |  |
| Bits      | 23               | 22                      | 21 | 20      | 19         | 18 | 17 | 16 |  |  |  |
| SW Access |                  |                         |    | F       | ?          |    |    |    |  |  |  |
| HW Access |                  |                         |    | No      | ne         |    |    |    |  |  |  |
| Name      |                  |                         |    | CM0_VAL | UE [23:16] |    |    |    |  |  |  |
| Bits      | 31               | 31 30 29 28 27 26 25 24 |    |         |            |    |    |    |  |  |  |
| SW Access |                  | R                       |    |         |            |    |    |    |  |  |  |
| HW Access |                  | None                    |    |         |            |    |    |    |  |  |  |
| Name      |                  |                         |    | CM0_VAL | UE [31:24] |    |    |    |  |  |  |

Bits Name Description

31 : 0 CM0\_VALUE End marker in peripheral list



## 1.1.49 **CM0\_ROM\_CSMT**

CM0 CoreSight ROM Table Memory Type

Address: 0xE00FFFCC Retention: Retained

| Bits      | 7                 | 6  | 5  | 4       | 3          | 2  | 1  | 0  |  |
|-----------|-------------------|----|----|---------|------------|----|----|----|--|
| SW Access | R                 |    |    |         |            |    |    |    |  |
| HW Access | None              |    |    |         |            |    |    |    |  |
| Name      | CM0_VALUE [7:0]   |    |    |         |            |    |    |    |  |
| Bits      | 15                | 14 | 13 | 12      | 11         | 10 | 9  | 8  |  |
| SW Access | R                 |    |    |         |            |    |    |    |  |
| HW Access | None              |    |    |         |            |    |    |    |  |
| Name      | CM0_VALUE [15:8]  |    |    |         |            |    |    |    |  |
| Bits      | 23                | 22 | 21 | 20      | 19         | 18 | 17 | 16 |  |
| SW Access | R                 |    |    |         |            |    |    |    |  |
| HW Access | None              |    |    |         |            |    |    |    |  |
| Name      |                   |    |    | CM0_VAL | UE [23:16] |    |    |    |  |
| Bits      | 31                | 30 | 29 | 28      | 27         | 26 | 25 | 24 |  |
| SW Access |                   |    |    | ,       | R          |    |    |    |  |
| HW Access | None              |    |    |         |            |    |    |    |  |
| Name      | CM0_VALUE [31:24] |    |    |         |            |    |    |    |  |

Bits Name Description

31:0 CM0\_VALUE Memory Type Default Value: 1



## 1.1.50 CM0\_ROM\_PID4

CM0 CoreSight ROM Table Peripheral ID #4

Address: 0xE00FFFD0 Retention: Retained

| Bits      | 7                 | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |  |
|-----------|-------------------|----|----|----|----|----|----|----|--|--|
| SW Access | R                 |    |    |    |    |    |    |    |  |  |
| HW Access | None              |    |    |    |    |    |    |    |  |  |
| Name      | CM0_VALUE [7:0]   |    |    |    |    |    |    |    |  |  |
| Bits      | 15                | 14 | 13 | 12 | 11 | 10 | 9  | 8  |  |  |
| SW Access | R                 |    |    |    |    |    |    |    |  |  |
| HW Access | None              |    |    |    |    |    |    |    |  |  |
| Name      | CM0_VALUE [15:8]  |    |    |    |    |    |    |    |  |  |
| Bits      | 23                | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |  |
| SW Access | R                 |    |    |    |    |    |    |    |  |  |
| HW Access |                   |    |    | No | ne |    |    |    |  |  |
| Name      | CM0_VALUE [23:16] |    |    |    |    |    |    |    |  |  |
| Bits      | 31                | 30 | 29 | 28 | 27 | 26 | 25 | 24 |  |  |
| SW Access |                   |    |    | F  | ?  |    |    |    |  |  |
| HW Access |                   |    |    | No | ne |    |    |    |  |  |
| Name      | CM0_VALUE [31:24] |    |    |    |    |    |    |    |  |  |

Bits Name Description

31:0 CM0\_VALUE Peripheral ID #4
Default Value: 4



## 1.1.51 CM0\_ROM\_PID0

CM0 CoreSight ROM Table Peripheral ID #0

Address: 0xE00FFFE0
Retention: Retained

| Bits      | 7                 | 6  | 5  | 4  | 3  | 2  | 1  | 0  |  |  |
|-----------|-------------------|----|----|----|----|----|----|----|--|--|
| SW Access | R                 |    |    |    |    |    |    |    |  |  |
| HW Access | None              |    |    |    |    |    |    |    |  |  |
| Name      | CM0_VALUE [7:0]   |    |    |    |    |    |    |    |  |  |
| Bits      | 15                | 14 | 13 | 12 | 11 | 10 | 9  | 8  |  |  |
| SW Access | R                 |    |    |    |    |    |    |    |  |  |
| HW Access | None              |    |    |    |    |    |    |    |  |  |
| Name      | CM0_VALUE [15:8]  |    |    |    |    |    |    |    |  |  |
| Bits      | 23                | 22 | 21 | 20 | 19 | 18 | 17 | 16 |  |  |
| SW Access | R                 |    |    |    |    |    |    |    |  |  |
| HW Access |                   |    |    | No | ne |    |    |    |  |  |
| Name      | CM0_VALUE [23:16] |    |    |    |    |    |    |    |  |  |
| Bits      | 31                | 30 | 29 | 28 | 27 | 26 | 25 | 24 |  |  |
| SW Access |                   |    |    | F  | ?  |    |    |    |  |  |
| HW Access |                   |    |    | No | ne |    |    |    |  |  |
| Name      | CM0_VALUE [31:24] |    |    |    |    |    |    |    |  |  |

BitsNameDescription31:0CM0\_VALUEPeripheral ID #0



## 1.1.52 CM0\_ROM\_PID1

CM0 CoreSight ROM Table Peripheral ID #1

Address: 0xE00FFFE4
Retention: Retained

| Bits      | 7                 | 6  | 5  | 4       | 3          | 2                 | 1  | 0  |  |  |  |  |  |
|-----------|-------------------|----|----|---------|------------|-------------------|----|----|--|--|--|--|--|
| SW Access | R                 |    |    |         |            |                   |    |    |  |  |  |  |  |
| HW Access | None              |    |    |         |            |                   |    |    |  |  |  |  |  |
| Name      | CM0_VALUE [7:0]   |    |    |         |            |                   |    |    |  |  |  |  |  |
| Bits      | 15                | 14 | 13 | 12      | 11         | 10                | 9  | 8  |  |  |  |  |  |
| SW Access | R                 |    |    |         |            |                   |    |    |  |  |  |  |  |
| HW Access | None              |    |    |         |            |                   |    |    |  |  |  |  |  |
| Name      | CM0_VALUE [15:8]  |    |    |         |            |                   |    |    |  |  |  |  |  |
| Bits      | 23                | 22 | 21 | 20      | 19         | 18                | 17 | 16 |  |  |  |  |  |
| SW Access | R                 |    |    |         |            |                   |    |    |  |  |  |  |  |
| HW Access |                   |    |    | No      | ne         |                   |    |    |  |  |  |  |  |
| Name      | CM0_VALUE [23:16] |    |    |         |            |                   |    |    |  |  |  |  |  |
| Bits      | 31                | 30 | 29 | 28      | 27         | 26                | 25 | 24 |  |  |  |  |  |
| SW Access |                   |    |    | F       | ₹          |                   |    |    |  |  |  |  |  |
| HW Access | None              |    |    |         |            |                   |    |    |  |  |  |  |  |
| Name      |                   |    |    | CM0_VAL | UE [31:24] | CM0_VALUE [31:24] |    |    |  |  |  |  |  |

BitsNameDescription31:0CM0\_VALUEPeripheral ID #1



### 1.1.53 CM0\_ROM\_PID2

CM0 CoreSight ROM Table Peripheral ID #2

Address: 0xE00FFFE8
Retention: Retained

| Bits      | 7                | 6  | 5  | 4       | 3          | 2  | 1  | 0  |  |  |
|-----------|------------------|----|----|---------|------------|----|----|----|--|--|
| SW Access |                  |    |    | F       | ?          |    |    |    |  |  |
| HW Access |                  |    |    | No      | ne         |    |    |    |  |  |
| Name      |                  |    |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |
| Bits      | 15               | 14 | 13 | 12      | 11         | 10 | 9  | 8  |  |  |
| SW Access | R                |    |    |         |            |    |    |    |  |  |
| HW Access | None             |    |    |         |            |    |    |    |  |  |
| Name      | CM0_VALUE [15:8] |    |    |         |            |    |    |    |  |  |
| Bits      | 23               | 22 | 21 | 20      | 19         | 18 | 17 | 16 |  |  |
| SW Access |                  |    |    | F       | ?          |    |    |    |  |  |
| HW Access |                  |    |    | No      | ne         |    |    |    |  |  |
| Name      |                  |    |    | CM0_VAL | UE [23:16] |    |    |    |  |  |
| Bits      | 31               | 30 | 29 | 28      | 27         | 26 | 25 | 24 |  |  |
| SW Access |                  |    |    | F       | ?          |    |    |    |  |  |
| HW Access |                  |    |    | No      | ne         |    |    |    |  |  |
| Name      |                  |    |    | CM0_VAL | UE [31:24] |    |    |    |  |  |

Bits Name Description

31:0 CM0\_VALUE Peripheral ID #2
Default Value: 11



### 1.1.54 CM0\_ROM\_PID3

CM0 CoreSight ROM Table Peripheral ID #3

Address: 0xE00FFFEC Retention: Retained

| Bits      | 7                | 6  | 5  | 4       | 3          | 2  | 1  | 0  |  |  |
|-----------|------------------|----|----|---------|------------|----|----|----|--|--|
| SW Access |                  |    |    | ,       | ₹          |    |    |    |  |  |
| HW Access |                  |    |    | No      | one        |    |    |    |  |  |
| Name      |                  |    |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |
| Bits      | 15               | 14 | 13 | 12      | 11         | 10 | 9  | 8  |  |  |
| SW Access | R                |    |    |         |            |    |    |    |  |  |
| HW Access | None             |    |    |         |            |    |    |    |  |  |
| Name      | CM0_VALUE [15:8] |    |    |         |            |    |    |    |  |  |
| Bits      | 23               | 22 | 21 | 20      | 19         | 18 | 17 | 16 |  |  |
| SW Access |                  |    |    | ,       | ₹          |    |    |    |  |  |
| HW Access |                  |    |    | No      | one        |    |    |    |  |  |
| Name      |                  |    |    | CM0_VAL | UE [23:16] |    |    |    |  |  |
| Bits      | 31               | 30 | 29 | 28      | 27         | 26 | 25 | 24 |  |  |
| SW Access |                  |    |    | ,       | ₹          |    |    |    |  |  |
| HW Access |                  |    |    | No      | one        |    |    |    |  |  |
| Name      |                  |    |    | CM0_VAL | UE [31:24] |    |    |    |  |  |

Bits Name Description

31:0 CM0\_VALUE Peripheral ID #3
Default Value: 0



### 1.1.55 CM0\_ROM\_CID0

CM0 CoreSight ROM Table Component ID #0

Address: 0xE00FFFF0
Retention: Retained

| Bits      | 7                | 6  | 5  | 4       | 3          | 2  | 1  | 0  |  |  |
|-----------|------------------|----|----|---------|------------|----|----|----|--|--|
| SW Access |                  |    |    | ,       | ₹          |    |    |    |  |  |
| HW Access |                  |    |    | No      | one        |    |    |    |  |  |
| Name      |                  |    |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |
| Bits      | 15               | 14 | 13 | 12      | 11         | 10 | 9  | 8  |  |  |
| SW Access | R                |    |    |         |            |    |    |    |  |  |
| HW Access | None             |    |    |         |            |    |    |    |  |  |
| Name      | CM0_VALUE [15:8] |    |    |         |            |    |    |    |  |  |
| Bits      | 23               | 22 | 21 | 20      | 19         | 18 | 17 | 16 |  |  |
| SW Access |                  |    |    | ,       | ₹          |    |    |    |  |  |
| HW Access |                  |    |    | No      | one        |    |    |    |  |  |
| Name      |                  |    |    | CM0_VAL | UE [23:16] |    |    |    |  |  |
| Bits      | 31               | 30 | 29 | 28      | 27         | 26 | 25 | 24 |  |  |
| SW Access |                  |    |    | ,       | ₹          |    |    |    |  |  |
| HW Access |                  |    |    | No      | one        |    |    |    |  |  |
| Name      |                  |    |    | CM0_VAL | UE [31:24] |    |    |    |  |  |

Bits Name Description
31:0 CM0\_VALUE Component ID #0

Default Value: 13



### 1.1.56 CM0\_ROM\_CID1

CM0 CoreSight ROM Table Component ID #1

Address: 0xE00FFFF4
Retention: Retained

| Bits      | 7                | 6  | 5  | 4       | 3          | 2  | 1  | 0  |  |  |
|-----------|------------------|----|----|---------|------------|----|----|----|--|--|
| SW Access |                  |    |    | ,<br>F  | ₹          |    |    |    |  |  |
| HW Access |                  |    |    | No      | ne         |    |    |    |  |  |
| Name      |                  |    |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |
| Bits      | 15               | 14 | 13 | 12      | 11         | 10 | 9  | 8  |  |  |
| SW Access | R                |    |    |         |            |    |    |    |  |  |
| HW Access | None             |    |    |         |            |    |    |    |  |  |
| Name      | CM0_VALUE [15:8] |    |    |         |            |    |    |    |  |  |
| Bits      | 23               | 22 | 21 | 20      | 19         | 18 | 17 | 16 |  |  |
| SW Access |                  |    |    | ,<br>F  | ₹          |    |    |    |  |  |
| HW Access |                  |    |    | No      | ne         |    |    |    |  |  |
| Name      |                  |    |    | CM0_VAL | UE [23:16] |    |    |    |  |  |
| Bits      | 31               | 30 | 29 | 28      | 27         | 26 | 25 | 24 |  |  |
| SW Access |                  |    |    | F       | ₹          |    |    |    |  |  |
| HW Access |                  |    |    | No      | ne         |    |    |    |  |  |
| Name      |                  |    |    | CM0_VAL | UE [31:24] |    |    |    |  |  |

BitsNameDescription31:0CM0\_VALUEComponent ID #1

Default Value: 16



### 1.1.57 CM0\_ROM\_CID2

CM0 CoreSight ROM Table Component ID #2

Address: 0xE00FFFF8
Retention: Retained

| Bits      | 7                | 6  | 5  | 4       | 3          | 2  | 1  | 0  |  |  |
|-----------|------------------|----|----|---------|------------|----|----|----|--|--|
| SW Access |                  |    |    | F       | ₹          |    |    |    |  |  |
| HW Access |                  |    |    | No      | ne         |    |    |    |  |  |
| Name      |                  |    |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |
| Bits      | 15               | 14 | 13 | 12      | 11         | 10 | 9  | 8  |  |  |
| SW Access | R                |    |    |         |            |    |    |    |  |  |
| HW Access | None             |    |    |         |            |    |    |    |  |  |
| Name      | CM0_VALUE [15:8] |    |    |         |            |    |    |    |  |  |
| Bits      | 23               | 22 | 21 | 20      | 19         | 18 | 17 | 16 |  |  |
| SW Access |                  |    |    | F       | ₹          |    |    |    |  |  |
| HW Access |                  |    |    | No      | ne         |    |    |    |  |  |
| Name      |                  |    |    | CM0_VAL | UE [23:16] |    |    |    |  |  |
| Bits      | 31               | 30 | 29 | 28      | 27         | 26 | 25 | 24 |  |  |
| SW Access |                  |    |    | F       | ₹          |    |    |    |  |  |
| HW Access |                  |    |    | No      | ne         |    |    |    |  |  |
| Name      |                  |    |    | CM0 VAL | UE [31:24] |    |    |    |  |  |

Bits Name Description

31:0 CM0\_VALUE Component ID #2
Default Value: 5



### 1.1.58 CM0\_ROM\_CID3

CM0 CoreSight ROM Table Component ID #3

Address: 0xE00FFFC
Retention: Retained

| Bits      | 7                | 6  | 5  | 4       | 3          | 2  | 1  | 0  |  |  |
|-----------|------------------|----|----|---------|------------|----|----|----|--|--|
| SW Access |                  |    |    | ,       | ₹          |    |    |    |  |  |
| HW Access |                  |    |    | No      | one        |    |    |    |  |  |
| Name      |                  |    |    | CM0_VA  | LUE [7:0]  |    |    |    |  |  |
| Bits      | 15               | 14 | 13 | 12      | 11         | 10 | 9  | 8  |  |  |
| SW Access | R                |    |    |         |            |    |    |    |  |  |
| HW Access | None             |    |    |         |            |    |    |    |  |  |
| Name      | CM0_VALUE [15:8] |    |    |         |            |    |    |    |  |  |
| Bits      | 23               | 22 | 21 | 20      | 19         | 18 | 17 | 16 |  |  |
| SW Access |                  |    |    | ,       | ₹          |    |    |    |  |  |
| HW Access |                  |    |    | No      | one        |    |    |    |  |  |
| Name      |                  |    |    | CM0_VAL | UE [23:16] |    |    |    |  |  |
| Bits      | 31               | 30 | 29 | 28      | 27         | 26 | 25 | 24 |  |  |
| SW Access |                  |    |    | ,       | ₹          |    |    |    |  |  |
| HW Access |                  |    |    | No      | one        |    |    |    |  |  |
| Name      |                  |    |    | CM0_VAL | UE [31:24] |    |    |    |  |  |

 Bits
 Name
 Description

 31:0
 CM0\_VALUE
 Component ID #3

Default Value: 177

## 2 CPU Sub-System Registers



This section discusses the CPU Sub-System (CPUSS) registers. It lists all the registers in mapping tables, in address order.

### 2.1 Register Details

| Register Name     | Address    |
|-------------------|------------|
| CPUSS_CONFIG      | 0x40000000 |
| CPUSS_SYSREQ      | 0x40000004 |
| CPUSS_SYSARG      | 0x40000008 |
| CPUSS_INTR_SELECT | 0x40000020 |



### 2.1.1 CPUSS\_CONFIG

**CPU Subsystem Configuration** 

Address: 0x40000000
Retention: Retained

| Bits      | 7    | 6           | 5    | 4       | 3       | 2  | 1                             | 0                         |  |  |  |
|-----------|------|-------------|------|---------|---------|----|-------------------------------|---------------------------|--|--|--|
| SW Access |      |             | No   | ne      |         |    | RW                            | RW                        |  |  |  |
| HW Access |      |             | No   | ne      |         |    | R                             | R                         |  |  |  |
| Name      |      |             | None | : [7:2] |         |    | CPUSS_FL<br>SH_ACC_B<br>YPASS | CPUSS_VE<br>CS_IN_RA<br>M |  |  |  |
| Bits      | 15   | 14          | 13   | 12      | 11      | 10 | 9                             | 8                         |  |  |  |
| SW Access |      | None        |      |         |         |    |                               |                           |  |  |  |
| HW Access | None |             |      |         |         |    |                               |                           |  |  |  |
| Name      |      | None [15:8] |      |         |         |    |                               |                           |  |  |  |
| Bits      | 23   | 22          | 21   | 20      | 19      | 18 | 17                            | 16                        |  |  |  |
| SW Access |      |             |      | No      | ne      |    |                               |                           |  |  |  |
| HW Access |      |             |      | No      | one     |    |                               |                           |  |  |  |
| Name      |      |             |      | None    | [23:16] |    |                               |                           |  |  |  |
| Bits      | 31   | 30          | 29   | 28      | 27      | 26 | 25                            | 24                        |  |  |  |
| SW Access |      |             |      | No      | one     |    |                               |                           |  |  |  |
| HW Access |      |             |      | No      | one     |    |                               |                           |  |  |  |
| Name      |      |             |      | None    | [31:24] |    |                               |                           |  |  |  |

| Bits | Name                      | Description                                                                                                                                                                                                                            |
|------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | CPUSS_FLSH_ACC_BYP<br>ASS | Normal operation     Flash Accellerator in bypass mode, functions as single 64b line buffer.     Default Value: 0                                                                                                                      |
| 0    | CPUSS_VECS_IN_RAM         | 0: Vector Table is located at 0000_0000 in Flash 1: Vector Table is located at 2000_0000 in RAM Note that vectors for RESET and FAULT are always fetched from ROM. Value in Flash/RAM is ignored for these vectores.  Default Value: 0 |



### 2.1.2 CPUSS\_SYSREQ

System Request Register Address: 0x40000004 Retention: Retained

| Bits      | 7                | 6                    | 5                           | 4                    | 3                    | 2            | 1    | 0  |  |  |  |
|-----------|------------------|----------------------|-----------------------------|----------------------|----------------------|--------------|------|----|--|--|--|
| SW Access |                  |                      |                             | R                    | W                    |              |      |    |  |  |  |
| HW Access |                  |                      |                             | F                    | २                    |              |      |    |  |  |  |
| Name      |                  |                      |                             | CPUSS_CO             | MMAND [7:0]          |              |      |    |  |  |  |
| Bits      | 15               | 14                   | 13                          | 12                   | 11                   | 10           | 9    | 8  |  |  |  |
| SW Access |                  | RW                   |                             |                      |                      |              |      |    |  |  |  |
| HW Access |                  | R                    |                             |                      |                      |              |      |    |  |  |  |
| Name      |                  | CPUSS_COMMAND [15:8] |                             |                      |                      |              |      |    |  |  |  |
| Bits      | 23               | 22                   | 21                          | 20                   | 19                   | 18           | 17   | 16 |  |  |  |
| SW Access |                  |                      |                             | No                   | one                  |              |      |    |  |  |  |
| HW Access |                  |                      |                             | No                   | one                  |              |      |    |  |  |  |
| Name      |                  |                      |                             | None                 | [23:16]              |              |      |    |  |  |  |
| Bits      | 31               | 30                   | 29                          | 28                   | 27                   | 26           | 25   | 24 |  |  |  |
| SW Access | RW               | R                    | R                           | RW                   | RW                   |              | None |    |  |  |  |
| HW Access | R                | RW                   | RW                          | R                    | R                    |              | None |    |  |  |  |
| Name      | CPUSS_SY<br>SREQ | CPUSS_H<br>MASTER    | CPUSS_RO<br>M_ACCESS<br>_EN | CPUSS_PR<br>IVILEGED | CPUSS_NO<br>_RST_OVR | None [26:24] |      |    |  |  |  |

| Bits | Name                    | Description                                                                                                                                                                                                                                                                  |
|------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | CPUSS_SYSREQ            | Firmware/ATE writes 1 to request a system call. This will lead to an immediate NMI (non maskable interrupt). System call implementation will write 0 after servicing the request. Default Value: 0                                                                           |
| 30   | CPUSS_HMASTER           | 0: Request was made by Cortex-M0 CPU firmware 1: Request was made by external debugger/ATE probe Note that any writes to this register while SYSREQ=1 will not change the value of HMASTER (such that the origin of a request can continue to be observed). Default Value: 0 |
| 29   | CPUSS_ROM_ACCESS_<br>EN | Indicates that access to ROM is currently enabled. This bit is used for debug purposes only. Default Value: 1                                                                                                                                                                |
| 28   | CPUSS_PRIVILEGED        | Indicates whether the system is in privileged or user mode. This bit can only be set from ROM code. Any write to this register that is not originating from ROM will result in clearing this bit. Default Value: 1                                                           |



#### 2.1.2 CPUSS\_SYSREQ (continued)

27 CPUSS\_NO\_RST\_OVR Disable Reset Vector fetch relocation:

0: CPU requests to locations 0000\_0000 - 0000\_0007 are redirected to SROM

1: CPU requests to locations 0000\_0000 - 0000\_0007 are made to flash.

Note that this bit defaults to 0 on reset, ensuring actual reset vector fetches are always made to

ROM.

Default Value: 0

15:0 CPUSS\_COMMAND Opcode of the system call being requested.

Default Value: 0



#### 2.1.3 CPUSS\_SYSARG

System Request Argument Register

Address: 0x40000008 Retention: Retained

| Bits      | 7                  | 6  | 5  | 4        | 3           | 2  | 1  | 0  |  |  |
|-----------|--------------------|----|----|----------|-------------|----|----|----|--|--|
| SW Access |                    |    |    | R        | W           |    |    |    |  |  |
| HW Access |                    |    |    | F        | २           |    |    |    |  |  |
| Name      |                    |    |    | CPUSS_A  | RG32 [7:0]  |    |    |    |  |  |
| Bits      | 15                 | 14 | 13 | 12       | 11          | 10 | 9  | 8  |  |  |
| SW Access | RW                 |    |    |          |             |    |    |    |  |  |
| HW Access | R                  |    |    |          |             |    |    |    |  |  |
| Name      | CPUSS_ARG32 [15:8] |    |    |          |             |    |    |    |  |  |
| Bits      | 23                 | 22 | 21 | 20       | 19          | 18 | 17 | 16 |  |  |
| SW Access |                    |    |    | R        | W           |    |    |    |  |  |
| HW Access |                    |    |    | F        | ₹           |    |    |    |  |  |
| Name      |                    |    |    | CPUSS_AR | G32 [23:16] |    |    |    |  |  |
| Bits      | 31                 | 30 | 29 | 28       | 27          | 26 | 25 | 24 |  |  |
| SW Access |                    |    |    | R        | W           |    |    |    |  |  |
| HW Access |                    |    |    | F        | २           |    |    |    |  |  |
| Name      |                    |    |    | CPUSS_AR | G32 [31:24] |    |    |    |  |  |

| Bits | Name | Description |
|------|------|-------------|
|------|------|-------------|

31:0 CPUSS\_ARG32 Argument to System Call specified in SYSREQ. Semantics of argument depends on system call made. Typically a pointer to a parameter block. Default Value: 0



### 2.1.4 CPUSS\_INTR\_SELECT

Interrupt Multiplexer Select Register

Address: 0x40000020 Retention: Retained

| Bits      | 7                      | 6  | 5  | 4          | 3             | 2  | 1  | 0  |
|-----------|------------------------|----|----|------------|---------------|----|----|----|
| SW Access |                        |    |    | R          | W             |    |    |    |
| HW Access |                        |    |    | F          | ₹             |    |    |    |
| Name      |                        |    |    | CPUSS_SEI  | ECT32 [7:0]   |    |    |    |
| Bits      | 15                     | 14 | 13 | 12         | 11            | 10 | 9  | 8  |
| SW Access |                        |    |    | R          | W             |    |    |    |
| HW Access |                        |    |    | F          | ?             |    |    |    |
| Name      |                        |    |    | CPUSS_SEL  | ECT32 [15:8]  |    |    |    |
| Bits      | 23                     | 22 | 21 | 20         | 19            | 18 | 17 | 16 |
| SW Access |                        |    |    | R          | W             |    |    |    |
| HW Access |                        |    |    | F          | ?             |    |    |    |
| Name      | CPUSS_SELECT32 [23:16] |    |    |            |               |    |    |    |
| Bits      | 31                     | 30 | 29 | 28         | 27            | 26 | 25 | 24 |
| SW Access |                        |    |    | R          | W             |    |    |    |
| HW Access |                        |    |    | F          | ₹             |    |    |    |
| Name      |                        |    |    | CPUSS_SELE | ECT32 [31:24] |    |    |    |

| Bits | Name | Description |
|------|------|-------------|
|------|------|-------------|

31:0 CPUSS\_SELECT32 When bit is set, NVIC IRQ is connected to DSI.

Default Value: 0

# 3 CapSense Sigma-Delta Registers



This section discusses the CapSense Sigma-Delta (CSD) registers. It lists all the registers in mapping tables, in address order.

## 3.1 Register Details

| Register Name | Address    |
|---------------|------------|
| CSD_ID        | 0x40080000 |
| CSD_CONFIG    | 0x40080004 |
| CSD_IDAC      | 0x40080008 |
| CSD_COUNTER   | 0x4008000C |
| CSD_STATUS    | 0x40080010 |
| CSD_INTR      | 0x40080014 |
| CSD_INTR_SET  | 0x40080018 |



### 3.1.1 CSD\_ID

ID & Revision Number Address: 0x40080000 Retention: Retained

| Bits      | 7                    | 6                       | 5  | 4         | 3           | 2  | 1  | 0  |
|-----------|----------------------|-------------------------|----|-----------|-------------|----|----|----|
| SW Access |                      |                         |    | F         | ?           |    |    |    |
| HW Access |                      |                         |    | No        | ne          |    |    |    |
| Name      |                      |                         |    | CSD_I     | D [7:0]     |    |    |    |
| Bits      | 15                   | 14                      | 13 | 12        | 11          | 10 | 9  | 8  |
| SW Access | R                    |                         |    |           |             |    |    |    |
| HW Access | None                 |                         |    |           |             |    |    |    |
| Name      |                      |                         |    | CSD_II    | D [15:8]    |    |    |    |
| Bits      | 23                   | 22                      | 21 | 20        | 19          | 18 | 17 | 16 |
| SW Access |                      |                         |    | F         | ?           |    |    |    |
| HW Access |                      |                         |    | No        | ne          |    |    |    |
| Name      | CSD_REVISION [23:16] |                         |    |           |             |    |    |    |
| Bits      | 31                   | 31 30 29 28 27 26 25 24 |    |           |             |    |    |    |
| SW Access |                      |                         |    | F         | ₹           |    |    |    |
| HW Access | None                 |                         |    |           |             |    |    |    |
| Name      |                      |                         |    | CSD_REVIS | 1/0/121·2/1 |    |    |    |

| Bits    | Name         | Description                                      |
|---------|--------------|--------------------------------------------------|
| 31 : 16 | CSD_REVISION | the version number is 0x0001<br>Default Value: 1 |
| 15 : 0  | CSD_ID       | the ID of CSD peripheral is 0xE0E1               |



### 3.1.2 CSD\_CONFIG

Configuration and Control

Address: 0x40080004 Retention: Retained

| Bits      | 7                  | 6                   | 5                    | 4                                       | 3                         | 2                  | 1                    | 0                         |
|-----------|--------------------|---------------------|----------------------|-----------------------------------------|---------------------------|--------------------|----------------------|---------------------------|
| SW Access | RW                 | RW                  | RW1S                 |                                         | None                      |                    | RW                   | RW                        |
| HW Access | R                  | R                   | RW1C                 |                                         | None                      | R                  | R                    |                           |
| Name      | CSD_PRS_<br>12_8   | CSD_PRS_<br>SELECT  | CSD_PRS_<br>CLEAR    | None [4:2]                              |                           |                    | CSD_SAMP<br>LE_SYNC  | CSD_DSI_<br>SAMPLE_E<br>N |
| Bits      | 15                 | 14                  | 13                   | 12                                      | 11                        | 10                 | 9                    | 8                         |
| SW Access | RW                 | RW                  | RW                   | RW                                      | RW                        | R                  | W                    | RW                        |
| HW Access | R                  | R                   | R                    | R R R                                   |                           | ₹                  | R                    |                           |
| Name      | CSD_COM<br>P_PIN   | CSD_COM<br>P_MODE   | CSD_REFB<br>UF_EN    | CSD_SENS E_COMP_B CSD_SHIELD_DEL [10:9] |                           |                    | CSD_DSI_<br>SENSE_EN |                           |
| Bits      | 23                 | 22                  | 21                   | 20                                      | 19                        | 18                 | 17                   | 16                        |
| SW Access | RW                 | RW                  | RW                   | None                                    | RW                        | RW                 | RW                   | RW                        |
| HW Access | R                  | R                   | R                    | None                                    | R                         | R                  | R                    | R                         |
| Name      | CSD_REFB<br>UF_DRV | CSD_SENS<br>E_INSEL | CSD_REBU<br>F_OUTSEL | None                                    | CSD_SENS<br>E_COMP_E<br>N | CSD_MUT<br>UAL_CAP | CSD_POLA<br>RITY2    | CSD_POLA<br>RITY          |
| Bits      | 31                 | 30                  | 29                   | 28                                      | 27                        | 26                 | 25                   | 24                        |
| SW Access | RW                 | RW                  | RW                   |                                         | RW                        |                    | None                 | RW                        |
| HW Access | R                  | R                   | R                    |                                         | R                         |                    | None                 | R                         |
| Name      | CSD_ENAB<br>LE     | CSD_DDFT<br>COMP    | CSD_ADFT<br>EN       | CSD                                     | DDFTSEL [28               | 3:26]              | None                 | CSD_REFB<br>UF_DRV        |

| Bits    | Name           | Description                                                                                       |
|---------|----------------|---------------------------------------------------------------------------------------------------|
| 31      | CSD_ENABLE     | Master enable of the CSD IP. Must be set to 1 for any CSD operation to function. Default Value: 0 |
| 30      | CSD_DDFTCOMP   | Reserved. Keep this bit at default value<br>Default Value: 0                                      |
| 29      | CSD_ADFTEN     | Reserved. Keep this bit at default value<br>Default Value: 0                                      |
| 28 : 26 | CSD_DDFTSEL    | Reserved. Keep this bit at default value<br>Default Value: 0                                      |
| 24 : 23 | CSD_REFBUF_DRV | Current drive strength for reference buffer. Default Value: 0                                     |



#### **3.1.2** CSD\_CONFIG (continued)

0x0: OFF:

Current drive mode OFF

0x1: DRV 1:

Lowest current drive mode

0x2: DRV 2:

Mid current drive mode

0x3: DRV\_3:

Highest current drive mode

22 CSD\_SENSE\_INSEL Selects how to connect the sensing comparator to the Cmod capacitor.

Default Value: 0

0x0: SENSE CHANNEL1:

Use the Channel 1 sense line to conenct to Cmod.

0x1: SENSE\_AMUXA:

Use the AMUXBUS-A bus to connect to Cmod.

21 CSD\_REBUF\_OUTSEL Selects which AMUXBUS the reference buffer connects to.

Default Value: 1

0x0: AMUXA:

Connect to AMUXBUS-A (not normally used).

0x1: AMUXB:

Connect to AMUXBUS-B (normally used for all CSD operations).

19 CSD\_SENSE\_COMP\_EN Turns on the sense comparator circuit. Must be done some time before enable SENSE\_EN.

0: Sense comparator is powered off.1: Sense comparator is powered on.

Default Value: 0

18 CSD\_MUTUAL\_CAP Enables mutual cap sensing mode

Default Value: 0

0x0: SELFCAP:

Self-cap mode (configure sense line as CSD\_SENSE)

0x1: MUTUALCAP:

Mutual-cap mode (configure Tx line as CSD\_SENSE, Rx Line as AMUXA)

17 CSD\_POLARITY2 For normal CSD operations this field is not used. When using the IDAC's for other-than-CSD

purposes, this bit controls the IDAC2 polarity only.

Default Value: 0

0x0: VSSIO:

Normal: switch between Vssio and Cmod. For non-CSD application, IDAC2 will source current.

0x1: VDDIO:

Inverted: switch between Vddio and Cmod. For non-CSD application, IDAC2 will sink current.

16 CSD\_POLARITY Selects the polarity of the sensing operation. When using the IDAC's for other-than-CSD pur-

poses, this bit controls the IDAC1 polarity only.

Default Value: 0

0x0: VSSIO:

Normal: switch between Vssio and Cmod. For non-CSD application, IDAC1 will source current.

0x1: VDDIO

Inverted: switch between Vddio and Cmod. For non-CSD application, IDAC1 will sink current.



| 3.1.2 CSD_ | CONFIG (continued) |
|------------|--------------------|
|------------|--------------------|

| 15   | CSD_COMP_PIN      | Connects either the Cmod or Csh_tank sense return line to the reference buffer comparator. This switch must be set to the same pin that is being charged up by the reference buffer (through the AMUXBUS settings in GPIO).  Default Value: 0 |
|------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |                   | 0x0: CHANNEL1: Use the sense line designated as "Channel 1"; this is normally used to conenct Cmod.                                                                                                                                           |
|      |                   | 0x1: CHANNEL2: Use the sense line designated as "Channel 2"; this is normally used to connect Csh_tank.                                                                                                                                       |
| 14   | CSD_COMP_MODE     | Selects between charging of the Cmod/Csh_tank capacitor using the GPIO digital output buffer or the CSD reference buffer. Note that using the GPIO requires proper configuration of the GPIO pin.  Default Value: 0                           |
|      |                   | <b>0x0:</b> CHARGE_BUF: Use CSD Reference Buffer to charge capacitor. Capacitor must be connected to AMUXBUS-A/B (see REBUF_OUTSEL) and selected using COMP_PIN.                                                                              |
|      |                   | <b>0x1: CHARGE_IO:</b> Use GPIO Driver to charge capacitor. Capacitor must be selected using COMP_PIN, and GPIO must be in AMUXB mode.                                                                                                        |
| 13   | CSD_REFBUF_EN     | Enables the reference buffer/comparator circuits for charging Cmod/Csh_tank using the mode selected in COMP_MODE.  Default Value: 0                                                                                                           |
| 12   | CSD_SENSE_EN      | Enables the sense modulator output. Also turns on the IDAC compensation current as selected by CSD_IDAC. Default Value: 0                                                                                                                     |
| 11   | CSD_SENSE_COMP_BW | Selects bandwidth for sensing comparator Default Value: 1                                                                                                                                                                                     |
|      |                   | 0x0: LOW:<br>Lower bandwidth                                                                                                                                                                                                                  |
|      |                   | 0x1: HIGH:<br>High bandwidth (default)                                                                                                                                                                                                        |
| 10:9 | CSD_SHIELD_DELAY  | Indicates the number of HFCLK cycles that csd_shield is delayed relative to csd_sense. Valid values are 0,1,2.  Default Value: 0                                                                                                              |
| 8    | CSD_DSI_SENSE_EN  | Enables the use of the dsi_sense_in input instead of the internally generated modulation signal to drive csd_sense and csd_shield signals.  Default Value: 0                                                                                  |
| 7    | CSD_PRS_12_8      | Selects between 8 or 12b PRS sequence<br>Default Value: 0                                                                                                                                                                                     |
|      |                   | <b>0x0: 8B:</b> 8-bit PRS sequence (G(x)=X^8+X^4+X^3+X^2+1, period= 255)                                                                                                                                                                      |
|      |                   | <b>0x1: 12B:</b> 12-bit PRS sequence (G(x)=X^12+X^9+X^3+X^2+1, period=4095)                                                                                                                                                                   |
| 6    | CSD_PRS_SELECT    | Selects between PRS or simple divide by 2 sense modulation.<br>Default Value: 0                                                                                                                                                               |
|      |                   | 0x0: DIV2: Select simple divide-by-2 of clk_csd1 as output.                                                                                                                                                                                   |



### **3.1.2** CSD\_CONFIG (continued)

|   |                   | 0x1: PRS: Select PRS sequencer output, and start the sequencer.                                                                                                                                                                                                    |
|---|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5 | CSD_PRS_CLEAR     | When set, forces the pseudo-random generator to it's initial state. Note that it may take some time for this setting to take effect depending on the clock frequency used for clk_csd1. Hardware clears this bit at the same time PRS is cleared. Default Value: 0 |
| 1 | CSD_SAMPLE_SYNC   | Enables double synchronizing of sample input from DSI (only relevant when DSI_SAMPLE_EN=1). Default Value: 1                                                                                                                                                       |
| 0 | CSD_DSI_SAMPLE_EN | Enables the use of the DSI input instead of the comparator output to strobe COUNTER.  0: COUNTER counts CSD modulator output  1: COUNTER counts DSI input  Default Value: 0                                                                                        |



### 3.1.3 CSD\_IDAC

IDAC Configuration
Address: 0x40080008
Retention: Retained

| Bits      | 7    | 6                       | 5          | 4      | 3            | 2    | 1          | 0  |
|-----------|------|-------------------------|------------|--------|--------------|------|------------|----|
| SW Access |      |                         |            | R      | W            |      |            |    |
| HW Access | Ï    |                         |            | F      | ₹            |      |            |    |
| Name      |      |                         |            | CSD_ID | AC1 [7:0]    |      |            |    |
| Bits      | 15   | 14                      | 13         | 12     | 11           | 10   | 9          | 8  |
| SW Access | Ï    |                         | None RW RW |        |              |      |            |    |
| HW Access |      | None R R                |            |        |              |      |            | R  |
| Name      |      | None [15:11]            |            |        |              |      | _MODE [9:8 |    |
| Bits      | 23   | 22                      | 21         | 20     | 19           | 18   | 17         | 16 |
| SW Access | None |                         |            |        | RW           |      |            |    |
| HW Access | None |                         | R          |        |              |      |            |    |
| Name      | None |                         |            | CS     | SD_IDAC2 [22 | :16] |            |    |
| Bits      | 31   | 30                      | 29         | 28     | 27           | 26   | 25         | 24 |
| SW Access | None | RW                      | RW None    |        |              |      |            | W  |
| HW Access | None | R                       |            | None   |              | R    |            | R  |
|           |      | CSD_FEED   BACK_MO   DE |            |        |              |      |            |    |

| Bits | Name              | Description                                                                                                                                             |
|------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 30   | CSD_FEEDBACK_MODE | This bit controls whether, during CSD operation, the IDAC is controlled from the sampling flip-flop or directly from the comparator. Default Value: $0$ |
|      |                   | <b>0x0: FLOP:</b> Use feedback from sampling flip-flop (used in most modes).                                                                            |
|      |                   | 0x1: COMP: Use feedback from comparator directly (used in single Cmod mutual cap sensing only)                                                          |
| 26   | CSD_IDAC2_RANGE   | Current multiplier setting for IDAC2. Default Value: 0                                                                                                  |
|      |                   | 0x0: 4X: Use 4X gain setting.                                                                                                                           |
|      |                   | 0x1: 8X: Use 8X gain setting.                                                                                                                           |



#### 3.1.3 CSD\_IDAC (continued)

25:24 CSD\_IDAC2\_MODE Controls the usage mode of IDAC2

Default Value: 0

0x0: OFF:

IDAC2 is not used.

0x1: FIXED:

IDAC2 is active whenever CSD\_CONFIG.SENSE\_EN is asserted.

0x2: VARIABLE:

IDAC2 is switched on and off depending on the result of the comparator.

0x3- DSI

IDAC2 is controlled from dsi input dsi\_idac2\_en. It is connected to AMUXBUS-A or AMUXBUS-

B depending on IDAC\_SWAP setting.

22:16 CSD\_IDAC2 Current setting for IDAC2 (7 bits).

Default Value: 0

10 CSD\_IDAC1\_RANGE Current multiplier setting for IDAC1.

Default Value: 0

0x0: 4X:

Use 4X gain setting.

0x1: 8X:

Use 8X gain setting.

9:8 CSD\_IDAC1\_MODE Controls the usage mode of IDAC1

Default Value: 0

0x0: OFF:

IDAC1 is not used.

0x1: FIXED:

IDAC1 is active whenever CSD\_CONFIG.SENSE\_EN is asserted.

0x2: VARIABLE:

IDAC1 is switched on and off depending on the result of the comparator.

0x3: DSI

IDAC1 is controlled from dsi input dsi\_idac1\_en. It is connected to AMUXBUS-A or AMUXBUS-

B depending on IDAC\_SWAP setting.

7:0 CSD\_IDAC1 Current setting for IDAC1 (8 bits).

Default Value: 0



### 3.1.4 CSD\_COUNTER

CSD Counter Register
Address: 0x4008000C
Retention: Not Retained

| Bits      | 7  | 6  | 5  | 4        | 3                  | 2  | 1  | 0  |  |  |
|-----------|----|----|----|----------|--------------------|----|----|----|--|--|
| SW Access |    |    |    | R        | W                  |    |    |    |  |  |
| HW Access |    |    |    | P        | 4                  |    |    |    |  |  |
| Name      |    |    |    | CSD_COU  | NTER [7:0]         |    |    |    |  |  |
| Bits      | 15 | 14 | 13 | 12       | 11                 | 10 | 9  | 8  |  |  |
| SW Access |    | RW |    |          |                    |    |    |    |  |  |
| HW Access |    |    |    | F        | 4                  |    |    |    |  |  |
| Name      |    |    |    | CSD_COUN | NTER [15:8]        |    |    |    |  |  |
| Bits      | 23 | 22 | 21 | 20       | 19                 | 18 | 17 | 16 |  |  |
| SW Access |    |    |    | R        | W                  |    |    |    |  |  |
| HW Access |    |    |    | F        | ١                  |    |    |    |  |  |
| Name      |    |    |    | CSD_PERI | OD [23:16]         |    |    |    |  |  |
| Bits      | 31 | 30 | 29 | 28       | 27                 | 26 | 25 | 24 |  |  |
| SW Access |    | RW |    |          |                    |    |    |    |  |  |
| HW Access | A  |    |    |          |                    |    |    |    |  |  |
| Name      |    |    |    | CSD_PERI | CSD_PERIOD [31:24] |    |    |    |  |  |

| Bits    | Name        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31 : 16 | CSD_PERIOD  | The remaining period (in clk_csd1 cycles) during which COUNTER will count the comparator output count.  Firmware will write this field to the desired period, after which it will start counting down to 0.  Upon completion of the sense operation, this field will be 0. Writing a non-0 value to this register initiates a sensing operation. It is assumed that the modulation is properly configured, all pins are properly selected and configured and that sense currents are flowing before this field is written.  Default Value: 0 |
| 15 : 0  | CSD_COUNTER | This field increments whenever the comparator is sampled and the sample is 1. Firmware typically writes 0 to this field whenever a new sense operation is initiated by writing a non-0 value to PERIOD.  Default Value: 0                                                                                                                                                                                                                                                                                                                    |



### 3.1.5 CSD\_STATUS

Status Register

Address: 0x40080010
Retention: Not Retained

| Bits      | 7          | 6    | 5   | 4    | 3              | 2                | 1                 | 0                  |
|-----------|------------|------|-----|------|----------------|------------------|-------------------|--------------------|
| SW Access |            | None |     |      |                | R                | R                 | R                  |
| HW Access |            | No   | one |      | RW             | RW               | RW                | RW                 |
| Name      | None [7:4] |      |     |      | CSD_SAMP<br>LE | CSD_COM<br>P_OUT | CSD_CSD_<br>SENSE | CSD_CSD_<br>CHARGE |
| Bits      | 15         | 14   | 13  | 12   | 11             | 10               | 9                 | 8                  |
| SW Access |            |      |     | No   | one            |                  |                   |                    |
| HW Access |            |      |     | No   | one            |                  |                   |                    |
| Name      |            |      |     | None | [15:8]         |                  |                   |                    |
| Bits      | 23         | 22   | 21  | 20   | 19             | 18               | 17                | 16                 |
| SW Access |            |      |     | No   | one            |                  |                   |                    |
| HW Access |            |      |     | No   | one            |                  |                   |                    |
| Name      |            |      |     | None | [23:16]        |                  |                   |                    |
| Bits      | 31         | 30   | 29  | 28   | 27             | 26               | 25                | 24                 |
| SW Access |            |      |     | No   | one            |                  |                   |                    |
| HW Access |            | None |     |      |                |                  |                   |                    |
| Name      |            |      |     | None | [31:24]        |                  |                   |                    |

| Bits | Name           | Description                                                                                                                  |
|------|----------------|------------------------------------------------------------------------------------------------------------------------------|
| 3    | CSD_SAMPLE     | Output of main sensing comparator. Default Value: 0                                                                          |
| 2    | CSD_COMP_OUT   | Output of reference buffer comparator used to charge up Cmod or Csh_tank. Default Value: 0                                   |
|      |                | 0x0: C_LT_VREF: Ctank < Vref                                                                                                 |
|      |                | 0x1: C_GT_VREF:<br>Ctank > Vref                                                                                              |
| 1    | CSD_CSD_SENSE  | Signal used to drive the Cs switches. Default Value: 0                                                                       |
| 0    | CSD_CSD_CHARGE | Qualified, and possible inverted value of COMP_OUT that is used to drive GPIO's charging Cmod or Csh_tank.  Default Value: 0 |



### 3.1.6 CSD\_INTR

CSD Interrupt Request Register

Address: 0x40080014
Retention: Not Retained

| Bits      | 7    | 6           | 5  | 4          | 3       | 2  | 1  | 0       |
|-----------|------|-------------|----|------------|---------|----|----|---------|
| SW Access |      |             |    | None       |         |    |    | RW1C    |
| HW Access |      |             |    | None       |         |    |    | RW1S    |
| Name      |      |             |    | None [7:1] |         |    |    | CSD_CSD |
| Bits      | 15   | 14          | 13 | 12         | 11      | 10 | 9  | 8       |
| SW Access |      |             |    | No         | one     |    |    |         |
| HW Access |      |             |    | No         | one     |    |    |         |
| Name      |      | None [15:8] |    |            |         |    |    |         |
| Bits      | 23   | 22          | 21 | 20         | 19      | 18 | 17 | 16      |
| SW Access |      |             |    | No         | one     |    |    |         |
| HW Access |      |             |    | No         | one     |    |    |         |
| Name      |      |             |    | None       | [23:16] |    |    |         |
| Bits      | 31   | 30          | 29 | 28         | 27      | 26 | 25 | 24      |
| SW Access | None |             |    |            |         |    |    |         |
| HW Access | None |             |    |            |         |    |    |         |
| Name      |      |             |    | None       | [31:24] |    |    |         |

| Bits | Name    | Description                                                                                             |
|------|---------|---------------------------------------------------------------------------------------------------------|
| 0    | CSD_CSD | The CSD IRQ bit is set. Firmware must clear this bit as part of the interrupt handler. Default Value: 0 |



### 3.1.7 CSD\_INTR\_SET

CSD Interrupt set register

Address: 0x40080018 Retention: Retained

| Bits      | 7           | 6  | 5  | 4          | 3       | 2  | 1  | 0       |
|-----------|-------------|----|----|------------|---------|----|----|---------|
| SW Access |             |    |    | None       |         |    |    | RW1S    |
| HW Access |             |    |    | None       |         |    |    | А       |
| Name      |             |    |    | None [7:1] |         |    |    | CSD_CSE |
| Bits      | 15          | 14 | 13 | 12         | 11      | 10 | 9  | 8       |
| SW Access |             |    |    | No         | one     |    |    | '       |
| HW Access |             |    |    | No         | one     |    |    |         |
| Name      | None [15:8] |    |    |            |         |    |    |         |
| Bits      | 23          | 22 | 21 | 20         | 19      | 18 | 17 | 16      |
| SW Access |             |    |    | No         | ne      |    |    |         |
| HW Access |             |    |    | No         | one     |    |    |         |
| Name      |             |    |    | None       | [23:16] |    |    |         |
| Bits      | 31          | 30 | 29 | 28         | 27      | 26 | 25 | 24      |
| SW Access | None        |    |    |            |         |    |    |         |
| HW Access | None        |    |    |            |         |    |    |         |
| Name      |             |    |    | None       | [31:24] |    |    |         |

| Bits | Name    | Description                                                                              |
|------|---------|------------------------------------------------------------------------------------------|
| 0    | CSD_CSD | Write with '1' to set corresponding bit in interrupt request register.  Default Value: 0 |

# 4 Continuous Time Block Mini Registers



This section discusses the Continuous Time Block Mini (CTBM) registers. It lists all the registers in mapping tables, in address order.

## 4.1 Register Details

| Register Name              | Address    |
|----------------------------|------------|
| CTBM_CTB_CTRL              | 0x40100000 |
| CTBM_OA_RES0_CTRL          | 0x40100004 |
| CTBM_OA_RES1_CTRL          | 0x40100008 |
| CTBM_COMP_STAT             | 0x4010000C |
| CTBM_INTR                  | 0x40100020 |
| CTBM_INTR_SET              | 0x40100024 |
| CTBM_INTR_MASK             | 0x40100028 |
| CTBM_INTR_MASKED           | 0x4010002C |
| CTBM_OA0_SW                | 0x40100080 |
| CTBM_OA0_SW_CLEAR          | 0x40100084 |
| CTBM_OA1_SW                | 0x40100088 |
| CTBM_OA1_SW_CLEAR          | 0x4010008C |
| CTBM_CTB_SW_HW_CTRL        | 0x401000C0 |
| CTBM_CTB_SW_STATUS         | 0x401000C4 |
| CTBM_OA0_OFFSET_TRIM       | 0x40100F00 |
| CTBM_OA0_SLOPE_OFFSET_TRIM | 0x40100F04 |
| CTBM_OA0_COMP_TRIM         | 0x40100F08 |
| CTBM_OA1_OFFSET_TRIM       | 0x40100F0C |
| CTBM_OA1_SLOPE_OFFSET_TRIM | 0x40100F10 |
| CTBM_OA1_COMP_TRIM         | 0x40100F14 |



### 4.1.1 CTBM\_CTB\_CTRL

global CTB and power control

Address: 0x40100000 Retention: Retained

| Bits      | 7                | 6           | 5            | 4    | 3       | 2  | 1  | 0  |
|-----------|------------------|-------------|--------------|------|---------|----|----|----|
| SW Access |                  |             |              | No   | ne      |    |    |    |
| HW Access |                  |             |              | No   | one     |    |    |    |
| Name      |                  |             |              | None | [7:0]   |    |    |    |
| Bits      | 15               | 14          | 13           | 12   | 11      | 10 | 9  | 8  |
| SW Access |                  | None        |              |      |         |    |    |    |
| HW Access |                  | None        |              |      |         |    |    |    |
| Name      |                  | None [15:8] |              |      |         |    |    |    |
| Bits      | 23               | 22          | 21           | 20   | 19      | 18 | 17 | 16 |
| SW Access |                  |             |              | No   | ne      |    |    |    |
| HW Access |                  |             |              | No   | one     |    |    |    |
| Name      |                  |             |              | None | [23:16] |    |    |    |
| Bits      | 31               | 30          | 29           | 28   | 27      | 26 | 25 | 24 |
| SW Access | RW               |             |              |      | None    |    |    |    |
| HW Access | R                |             | None         |      |         |    |    |    |
| Name      | CTBM_ENA<br>BLED |             | None [30:24] |      |         |    |    |    |

| Bits | Name         | Description                                                                                                                               |
|------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | CTBM_ENABLED | <ul><li>- 0: CTB IP disabled (put analog in power down, open all switches)</li><li>- 1: CTB IP enabled</li><li>Default Value: 0</li></ul> |



### 4.1.2 CTBM\_OA\_RES0\_CTRL

Opamp0 and resistor0 control

Address: 0x40100004 Retention: Retained

| Bits      | 7               | 6                                | 5                    | 4                    | 3                    | 2                              | 1                          | 0  |  |
|-----------|-----------------|----------------------------------|----------------------|----------------------|----------------------|--------------------------------|----------------------------|----|--|
| SW Access | None            | RW                               | RW                   | RW                   | None                 | RW                             | R                          | W  |  |
| HW Access | None            | R                                | R                    | R                    | None                 | R                              | F                          | ₹  |  |
| Name      | None            | CTBM_OA0<br>_BYPASS_<br>DSI_SYNC | CTBM_OA0<br>_HYST_EN | CTBM_OA0<br>_COMP_EN | None                 | CTBM_OA0<br>_DRIVE_ST<br>R_SEL | CTBM_OA0_PWR_MODE<br>[1:0] |    |  |
| Bits      | 15              | 14                               | 13                   | 12                   | 11                   | 10                             | 9                          | 8  |  |
| SW Access | None RW None RW |                                  |                      |                      |                      |                                | W                          |    |  |
| HW Access |                 | No                               | one                  |                      | R                    | None                           | R                          |    |  |
| Name      | None [15:12]    |                                  |                      |                      | CTBM_OA0<br>_PUMP_EN | None                           | CTBM_OA0_COMPINT<br>[9:8]  |    |  |
| Bits      | 23              | 22                               | 21                   | 20                   | 19                   | 18                             | 17                         | 16 |  |
| SW Access |                 |                                  |                      | No                   | ne                   |                                |                            |    |  |
| HW Access |                 |                                  |                      | No                   | ne                   |                                |                            |    |  |
| Name      |                 |                                  |                      | None [               | [23:16]              |                                |                            |    |  |
| Bits      | 31              | 30                               | 29                   | 28                   | 27                   | 26                             | 25                         | 24 |  |
| SW Access |                 |                                  |                      | No                   | ne                   |                                |                            |    |  |
| HW Access |                 | None                             |                      |                      |                      |                                |                            |    |  |
| Name      |                 |                                  |                      | None [               | [31:24]              |                                |                            |    |  |

| Bits | Name                         | Description                                                                                              |
|------|------------------------------|----------------------------------------------------------------------------------------------------------|
| 11   | CTBM_OA0_PUMP_EN             | Opamp0 pump enable<br>Default Value: 0                                                                   |
| 9:8  | CTBM_OA0_COMPINT             | Opamp0 comparator edge detect<br>Default Value: 0                                                        |
|      |                              | 0x0: DISABLE: Disabled                                                                                   |
|      |                              | 0x1: RISING:<br>Rising edge                                                                              |
|      |                              | 0x2: FALLING:<br>Falling edge                                                                            |
|      |                              | <b>0x3: BOTH:</b> Both rising and falling edges                                                          |
| 6    | CTBM_OA0_BYPASS_DS<br>I_SYNC | Opamp0 bypass comparator output synchronization for DSI output: 0=synchronize, 1=bypass Default Value: 0 |



### 4.1.2 CTBM\_OA\_RES0\_CTRL (continued)

| 5   | CTBM_OA0_HYST_EN           | Opamp0 hysteresis enable (10mV)<br>Default Value: 0        |
|-----|----------------------------|------------------------------------------------------------|
| 4   | CTBM_OA0_COMP_EN           | Opamp0 comparator enable<br>Default Value: 0               |
| 2   | CTBM_OA0_DRIVE_STR<br>_SEL | Opamp0 output strenght select 0=1x, 1=10x Default Value: 0 |
| 1:0 | CTBM_OA0_PWR_MODE          | Opamp0 power level: 0=off<br>Default Value: 0              |



### 4.1.3 CTBM\_OA\_RES1\_CTRL

Opamp1 and resistor1 control

Address: 0x40100008 Retention: Retained

| Bits      | 7            | 6                                | 5                    | 4                    | 3                    | 2                              | 1                          | 0  |  |
|-----------|--------------|----------------------------------|----------------------|----------------------|----------------------|--------------------------------|----------------------------|----|--|
| SW Access | None         | RW                               | RW                   | RW                   | None                 | RW                             | R                          | W  |  |
| HW Access | None         | R                                | R                    | R                    | None                 | R                              | F                          | ₹  |  |
| Name      | None         | CTBM_OA1<br>_BYPASS_<br>DSI_SYNC | CTBM_OA1<br>_HYST_EN | CTBM_OA1<br>_COMP_EN | None                 | CTBM_OA1<br>_DRIVE_ST<br>R_SEL | CTBM_OA1_PWR_MODE<br>[1:0] |    |  |
| Bits      | 15           | 14                               | 13                   | 12                   | 11                   | 10                             | 9                          | 8  |  |
| SW Access |              | No                               | ne                   |                      | RW                   | None                           | R                          | W  |  |
| HW Access |              | No                               | ne                   |                      | R                    | None                           | R                          |    |  |
| Name      | None [15:12] |                                  |                      |                      | CTBM_OA1<br>_PUMP_EN | None                           | CTBM_OA1_COMPINT<br>[9:8]  |    |  |
| Bits      | 23           | 22                               | 21                   | 20                   | 19                   | 18                             | 17                         | 16 |  |
| SW Access |              |                                  |                      | No                   | ne                   |                                |                            |    |  |
| HW Access |              |                                  |                      | No                   | ne                   |                                |                            |    |  |
| Name      |              |                                  |                      | None                 | [23:16]              |                                |                            |    |  |
| Bits      | 31           | 30                               | 29                   | 28                   | 27                   | 26                             | 25                         | 24 |  |
| SW Access |              |                                  |                      | No                   | ne                   |                                |                            |    |  |
| HW Access |              | None                             |                      |                      |                      |                                |                            |    |  |
| Name      |              |                                  |                      | None                 | [31:24]              |                                |                            |    |  |

| Bits | Name                         | Description                                                                                              |
|------|------------------------------|----------------------------------------------------------------------------------------------------------|
| 11   | CTBM_OA1_PUMP_EN             | Opamp1 pump enable<br>Default Value: 0                                                                   |
| 9:8  | CTBM_OA1_COMPINT             | Opamp0 comparator edge detect<br>Default Value: 0                                                        |
|      |                              | 0x0: DISABLE: Disabled                                                                                   |
|      |                              | 0x1: RISING:<br>Rising edge                                                                              |
|      |                              | 0x2: FALLING:<br>Falling edge                                                                            |
|      |                              | <b>0x3: BOTH:</b> Both rising and falling edges                                                          |
| 6    | CTBM_OA1_BYPASS_DS<br>I_SYNC | Opamp1 bypass comparator output synchronization for DSI output: 0=synchronize, 1=bypass Default Value: 0 |



### 4.1.3 CTBM\_OA\_RES1\_CTRL (continued)

| 5   | CTBM_OA1_HYST_EN           | Opamp1 hysteresis enable (10mV)<br>Default Value: 0        |
|-----|----------------------------|------------------------------------------------------------|
| 4   | CTBM_OA1_COMP_EN           | Opamp1 comparator enable<br>Default Value: 0               |
| 2   | CTBM_OA1_DRIVE_STR<br>_SEL | Opamp1 output strenght select 0=1x, 1=10x Default Value: 0 |
| 1:0 | CTBM_OA1_PWR_MODE          | Opamp1 power level: 0=off<br>Default Value: 0              |



### 4.1.4 CTBM\_COMP\_STAT

Comparator status

Address: 0x4010000C Retention: Not Retained

| Bits      | 7  | 6           | 5  | 4    | 3       | 2  | 1                             | 0        |
|-----------|----|-------------|----|------|---------|----|-------------------------------|----------|
| SW Access |    | None        |    |      |         |    |                               |          |
| HW Access |    |             |    | None |         |    |                               | W        |
| Name      |    |             |    |      |         |    |                               | CTBM_OAG |
| Bits      | 15 | 14          | 13 | 12   | 11      | 10 | 9                             | 8        |
| SW Access |    |             |    | No   | ne      |    |                               |          |
| HW Access |    | None        |    |      |         |    |                               |          |
| Name      |    | None [15:8] |    |      |         |    |                               |          |
| Bits      | 23 | 22          | 21 | 20   | 19      | 18 | 17                            | 16       |
| SW Access |    |             |    | None |         |    |                               | R        |
| HW Access |    |             |    | None |         |    |                               | W        |
| Name      |    |             |    |      |         |    | CTBM_OA <sup>2</sup><br>_COMP |          |
| Bits      | 31 | 30          | 29 | 28   | 27      | 26 | 25                            | 24       |
| SW Access |    |             |    | No   | one     |    |                               | -        |
| HW Access |    | None        |    |      |         |    |                               |          |
| Name      |    |             |    | None | [31:24] |    |                               |          |

| Bits | Name          | Description                                          |
|------|---------------|------------------------------------------------------|
| 16   | CTBM_OA1_COMP | Opamp1 current comparator status<br>Default Value: 0 |
| 0    | CTBM_OA0_COMP | Opamp0 current comparator status<br>Default Value: 0 |



### 4.1.5 CTBM\_INTR

Interrupt request register Address: 0x40100020 Retention: Not Retained

| Bits      | 7           | 6  | 5  | 4    | 3       | 2            | 1    | 0              |  |  |  |
|-----------|-------------|----|----|------|---------|--------------|------|----------------|--|--|--|
| SW Access |             |    | No | one  |         |              | RW1C | RW1C           |  |  |  |
| HW Access |             |    | No | one  |         |              | RW1S | RW1S           |  |  |  |
| Name      |             |    |    |      |         |              |      | CTBM_C0<br>MP0 |  |  |  |
| Bits      | 15          | 14 | 13 | 12   | 11      | 10           | 9    | 8              |  |  |  |
| SW Access | None        |    |    |      |         |              |      |                |  |  |  |
| HW Access | None        |    |    |      |         |              |      |                |  |  |  |
| Name      | None [15:8] |    |    |      |         |              |      |                |  |  |  |
| Bits      | 23          | 22 | 21 | 20   | 19      | 18           | 17   | 16             |  |  |  |
| SW Access |             |    |    | No   | ne      |              | ·    |                |  |  |  |
| HW Access |             |    |    | No   | one     |              |      |                |  |  |  |
| Name      |             |    |    | None | [23:16] |              |      |                |  |  |  |
| Bits      | 31          | 30 | 29 | 28   | 27      | 26           | 25   | 24             |  |  |  |
| SW Access |             |    |    | No   | one     |              |      |                |  |  |  |
| HW Access |             |    |    | No   | one     |              |      |                |  |  |  |
| Name      |             |    |    | None | [31:24] | None [31:24] |      |                |  |  |  |

| Bits | Name       | Description                                                                                                                     |
|------|------------|---------------------------------------------------------------------------------------------------------------------------------|
| 1    | CTBM_COMP1 | Comparator 1 Interrupt: hardware sets this interrupt when comparator 1 triggers. Write with '1' to clear bit.  Default Value: 0 |
| 0    | CTBM_COMP0 | Comparator 0 Interrupt: hardware sets this interrupt when comparator 0 triggers. Write with '1' to clear bit.  Default Value: 0 |



### 4.1.6 CTBM\_INTR\_SET

Interrupt request set register

Address: 0x40100024 Retention: Retained

| Bits      | 7           | 6                                  | 5  | 4    | 3       | 2  | 1  | 0  |
|-----------|-------------|------------------------------------|----|------|---------|----|----|----|
| SW Access |             | None                               |    |      |         |    |    |    |
| HW Access |             |                                    | No | ne   |         |    | А  | А  |
| Name      |             | None [7:2] CTBM_CO MP1_SET MP0_SET |    |      |         |    |    |    |
| Bits      | 15          | 14                                 | 13 | 12   | 11      | 10 | 9  | 8  |
| SW Access |             |                                    |    | No   | ne      |    |    |    |
| HW Access |             | None                               |    |      |         |    |    |    |
| Name      | None [15:8] |                                    |    |      |         |    |    |    |
| Bits      | 23          | 22                                 | 21 | 20   | 19      | 18 | 17 | 16 |
| SW Access |             |                                    |    | No   | ne      |    |    |    |
| HW Access |             |                                    |    | No   | ne      |    |    |    |
| Name      |             |                                    |    | None | [23:16] |    |    |    |
| Bits      | 31          | 30                                 | 29 | 28   | 27      | 26 | 25 | 24 |
| SW Access |             |                                    |    | No   | ne      |    | '  |    |
| HW Access |             | None                               |    |      |         |    |    |    |
| Name      |             |                                    |    | None | [31:24] |    |    |    |

| Bits | Name           | Description                                                                              |
|------|----------------|------------------------------------------------------------------------------------------|
| 1    | CTBM_COMP1_SET | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0  |
| 0    | CTBM_COMP0_SET | Write with '1' to set corresponding bit in interrupt request register.  Default Value: 0 |



### 4.1.7 CTBM\_INTR\_MASK

Interrupt request mask Address: 0x40100028 Retention: Retained

| Bits      | 7            | 6    | 5  | 4  | 3  | 2  | 1                   | 0  |
|-----------|--------------|------|----|----|----|----|---------------------|----|
| SW Access |              | None |    |    |    |    | RW                  | RW |
| HW Access |              |      | No | ne |    |    | R                   | R  |
| Name      |              |      |    |    |    |    | CTBM_CO<br>MP0_MASK |    |
| Bits      | 15           | 14   | 13 | 12 | 11 | 10 | 9                   | 8  |
| SW Access | None         |      |    |    |    |    |                     |    |
| HW Access | None         |      |    |    |    |    |                     |    |
| Name      | None [15:8]  |      |    |    |    |    |                     |    |
| Bits      | 23           | 22   | 21 | 20 | 19 | 18 | 17                  | 16 |
| SW Access | None         |      |    |    |    |    |                     |    |
| HW Access | None         |      |    |    |    |    |                     |    |
| Name      | None [23:16] |      |    |    |    |    |                     |    |
| Bits      | 31           | 30   | 29 | 28 | 27 | 26 | 25                  | 24 |
| SW Access | None         |      |    |    |    |    |                     |    |
| HW Access | None         |      |    |    |    |    |                     |    |
| Name      | None [31:24] |      |    |    |    |    |                     |    |

| Bits | Name            | Description                                                                     |
|------|-----------------|---------------------------------------------------------------------------------|
| 1    | CTBM_COMP1_MASK | Mask bit for corresponding bit in interrupt request register. Default Value: 0  |
| 0    | CTBM_COMP0_MASK | Mask bit for corresponding bit in interrupt request register.  Default Value: 0 |



### 4.1.8 CTBM\_INTR\_MASKED

Interrupt request masked

Address: 0x4010002C Retention: Retained

| Bits      | 7            | 6        | 5  | 4  | 3  | 2  | 1                         | 0  |
|-----------|--------------|----------|----|----|----|----|---------------------------|----|
| SW Access | None         |          |    |    |    |    | R                         | R  |
| HW Access |              | None W W |    |    |    |    |                           | W  |
| Name      |              |          |    |    |    |    | CTBM_CO<br>MP0_MASK<br>ED |    |
| Bits      | 15           | 14       | 13 | 12 | 11 | 10 | 9                         | 8  |
| SW Access | None         |          |    |    |    |    |                           |    |
| HW Access | None         |          |    |    |    |    |                           |    |
| Name      | None [15:8]  |          |    |    |    |    |                           |    |
| Bits      | 23           | 22       | 21 | 20 | 19 | 18 | 17                        | 16 |
| SW Access | None         |          |    |    |    |    |                           |    |
| HW Access | None         |          |    |    |    |    |                           |    |
| Name      | None [23:16] |          |    |    |    |    |                           |    |
| Bits      | 31           | 30       | 29 | 28 | 27 | 26 | 25                        | 24 |
| SW Access | None         |          |    |    |    |    |                           |    |
| HW Access | None         |          |    |    |    |    |                           |    |
| Name      | None [31:24] |          |    |    |    |    |                           |    |

| Bits | Name              | Description                                                           |
|------|-------------------|-----------------------------------------------------------------------|
| 1    | CTBM_COMP1_MASKED | Logical and of corresponding request and mask bits. Default Value: 0  |
| 0    | CTBM_COMP0_MASKED | Logical and of corresponding request and mask bits.  Default Value: 0 |



### 4.1.9 CTBM\_OA0\_SW

Opamp0 switch control
Address: 0x40100080
Retention: Retained

| Bits      | 7            | 6                 | 5                 | 4                 | 3                 | 2                 | 1                 | 0    |
|-----------|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------|
| SW Access | None         |                   |                   |                   | RW1S              | RW1S              | None              | RW1S |
| HW Access |              | No                | one               |                   | RW1C              | RW1C              | None              | RW1C |
| Name      | None [7:4]   |                   |                   | CTBM_OA0<br>P_A30 | CTBM_OA0<br>P_A20 | None              | CTBM_OA0<br>P_A00 |      |
| Bits      | 15           | 14                | 13                | 12                | 11                | 10                | 9                 | 8    |
| SW Access | None         | RW1S              |                   | None              |                   |                   |                   | RW1S |
| HW Access | None         | RW1C              |                   | None              |                   |                   |                   | RW1C |
| Name      | None         | CTBM_OA0<br>M_A81 | None [13:9]       |                   |                   |                   | CTBM_OA0<br>M_A11 |      |
| Bits      | 23           | 22                | 21                | 20                | 19                | 18                | 17                | 16   |
| SW Access | No           | one               | RW1S              | No                | one               | RW1S None         |                   |      |
| HW Access | None         |                   | RW1C              | None              |                   | RW1C              | None              |      |
| Name      | None [23:22] |                   | CTBM_OA0<br>O_D81 | None [20:19]      |                   | CTBM_OA0<br>O_D51 | None [17:16]      |      |
| Bits      | 31           | 30                | 29                | 28                | 27                | 26                | 25                | 24   |
| SW Access | None         |                   |                   |                   |                   |                   |                   |      |
| HW Access | None         |                   |                   |                   |                   |                   |                   |      |
| Name      | None [31:24] |                   |                   |                   |                   |                   |                   |      |

| Bits | Name          | Description                                                      |
|------|---------------|------------------------------------------------------------------|
| 21   | CTBM_OA0O_D81 | Opamp0 output switch to short 1x with 10x drive Default Value: 0 |
| 18   | CTBM_OA0O_D51 | Opamp0 output sarbus0 (ctbbus2 in CTB)<br>Default Value: 0       |
| 14   | CTBM_OA0M_A81 | Opamp0 negative terminal Opamp0 bottom<br>Default Value: 0       |
| 8    | CTBM_OA0M_A11 | Opamp0 negative terminal P1<br>Default Value: 0                  |
| 3    | CTBM_OA0P_A30 | Opamp0 positive terminal ctbbus0<br>Default Value: 0             |
| 2    | CTBM_OA0P_A20 | Opamp0 positive terminal P0<br>Default Value: 0                  |
| 0    | CTBM_OA0P_A00 | Opamp0 positive terminal amuxbusa<br>Default Value: 0            |



# 4.1.10 CTBM\_OA0\_SW\_CLEAR

Opamp0 switch control clear

Address: 0x40100084 Retention: Retained

| Bits      | 7    | 6                 | 5                   | 4           | 3                 | 2                 | 1    | 0                 |
|-----------|------|-------------------|---------------------|-------------|-------------------|-------------------|------|-------------------|
| SW Access |      | No                | None RW1C RW1C None |             |                   |                   | RW1C |                   |
| HW Access |      | No                | one                 |             | А                 | А                 | None | А                 |
| Name      |      | None [7:4]        |                     |             | CTBM_OA0<br>P_A30 | CTBM_OA0<br>P_A20 | None | CTBM_OA0<br>P_A00 |
| Bits      | 15   | 14                | 13                  | 12          | 11                | 10                | 9    | 8                 |
| SW Access | None | RW1C              |                     | None        |                   |                   |      | RW1C              |
| HW Access | None | А                 |                     | None        |                   |                   |      | А                 |
| Name      | None | CTBM_OA0<br>M_A81 |                     | None [13:9] |                   |                   |      | CTBM_OA0<br>M_A11 |
| Bits      | 23   | 22                | 21                  | 20          | 19                | 18                | 17   | 16                |
| SW Access | No   | one               | RW1C                | No          | ne                | RW1C              | No   | ne                |
| HW Access | No   | one               | Α                   | No          | one               | А                 | None |                   |
| Name      | None | [23:22]           | CTBM_OA0<br>O_D81   |             |                   | CTBM_OA0<br>O_D51 | None | [17:16]           |
| Bits      | 31   | 30                | 29                  | 28          | 27                | 26                | 25   | 24                |
| SW Access |      |                   |                     | No          | one               |                   |      |                   |
| HW Access |      |                   |                     | No          | one               |                   |      |                   |
| Name      |      |                   |                     | None        | [31:24]           |                   |      |                   |

| Bits | Name          | Description                                         |
|------|---------------|-----------------------------------------------------|
| 21   | CTBM_OA0O_D81 | see corresponding bit in OA0_SW<br>Default Value: 0 |
| 18   | CTBM_OA0O_D51 | see corresponding bit in OA0_SW Default Value: 0    |
| 14   | CTBM_OA0M_A81 | see corresponding bit in OA0_SW Default Value: 0    |
| 8    | CTBM_OA0M_A11 | see corresponding bit in OA0_SW Default Value: 0    |
| 3    | CTBM_OA0P_A30 | see corresponding bit in OA0_SW<br>Default Value: 0 |
| 2    | CTBM_OA0P_A20 | see corresponding bit in OA0_SW<br>Default Value: 0 |
| 0    | CTBM_OA0P_A00 | see corresponding bit in OA0_SW Default Value: 0    |



### 4.1.11 CTBM\_OA1\_SW

Opamp1 switch control
Address: 0x40100088
Retention: Retained

| Bits      | 7          | 6                 | 5                 | 4                | 3                 | 2                 | 1                 | 0                 |
|-----------|------------|-------------------|-------------------|------------------|-------------------|-------------------|-------------------|-------------------|
| SW Access |            | None              |                   | RW1S             | No                | ne                | RW1S              | RW1S              |
| HW Access |            | None              |                   | RW1C             | No                | one               | RW1C              | RW1C              |
| Name      | None [7:5] |                   | CTBM_OA1<br>P_A43 | 1 None 13.91 1 = |                   | CTBM_OA1<br>P_A13 | CTBM_OA1<br>P_A03 |                   |
| Bits      | 15         | 14                | 13                | 12               | 11                | 10                | 9                 | 8                 |
| SW Access | None       | RW1S              | RW1S None         |                  |                   |                   | RW1S              |                   |
| HW Access | None       | RW1C              |                   | None             |                   |                   |                   | RW1C              |
| Name      | None       | CTBM_OA1<br>M_A82 |                   | None [13:9]      |                   |                   |                   | CTBM_OA1<br>M_A22 |
| Bits      | 23         | 22                | 21                | 20               | 19                | 18                | 17                | 16                |
| SW Access | No         | one               | RW1S              | None             | RW1S              | RW1S              | No                | ne                |
| HW Access | No         | one               | RW1C              | None             | RW1C              | RW1C              | No                | ne                |
| Name      | None       | [23:22]           | CTBM_OA1<br>O_D82 | None             | CTBM_OA1<br>O_D62 | CTBM_OA1<br>O_D52 | None              | [17:16]           |
| Bits      | 31         | 30                | 29                | 28               | 27                | 26                | 25                | 24                |
| SW Access |            | 1                 | 1                 | No               | ne                | 1                 | 1                 |                   |
| HW Access |            |                   |                   | No               | one               |                   |                   |                   |
| Name      |            |                   |                   | None             | [31:24]           |                   |                   |                   |

| Bits | Name          | Description                                                      |
|------|---------------|------------------------------------------------------------------|
| 21   | CTBM_OA1O_D82 | Opamp1 output switch to short 1x with 10x drive Default Value: 0 |
| 19   | CTBM_OA1O_D62 | Opamp1 output sarbus1 (ctbbus3 in CTB)<br>Default Value: 0       |
| 18   | CTBM_OA1O_D52 | Opamp1 output sarbus0 (ctbbus2 in CTB)<br>Default Value: 0       |
| 14   | CTBM_OA1M_A82 | Opamp1 negative terminal Opamp1 bottom<br>Default Value: 0       |
| 8    | CTBM_OA1M_A22 | Opamp1 negative terminal P4<br>Default Value: 0                  |
| 4    | CTBM_OA1P_A43 | Opamp1 positive terminal ctbbus1<br>Default Value: 0             |
| 1    | CTBM_OA1P_A13 | Opamp1 positive terminal P5<br>Default Value: 0                  |



#### 4.1.11 CTBM\_OA1\_SW (continued)

0 CTBM\_OA1P\_A03 Opamp1 positive terminal amuxbusb

Default Value: 0



# 4.1.12 CTBM\_OA1\_SW\_CLEAR

Opamp1 switch control clear

Address: 0x4010008C Retention: Retained

| Bits      | 7          | 6                 | 5                 | 4                 | 3                         | 2                 | 1    | 0                 |
|-----------|------------|-------------------|-------------------|-------------------|---------------------------|-------------------|------|-------------------|
| SW Access | None       |                   | RW1C              | None              |                           | RW1C              | RW1C |                   |
| HW Access |            | None              |                   | А                 | No                        | one               | А    | А                 |
| Name      | None [7:5] |                   |                   | CTBM_OA1<br>P_A43 | None [3:2] CTBM_OA1 P_A13 |                   |      | CTBM_OA1<br>P_A03 |
| Bits      | 15         | 14                | 13                | 12                | 11                        | 10                | 9    | 8                 |
| SW Access | None       | ne RW1C None      |                   |                   |                           |                   | RW1C |                   |
| HW Access | None       | А                 |                   | None              |                           |                   |      | А                 |
| Name      | None       | CTBM_OA1<br>M_A82 |                   | None [13:9]       |                           |                   |      | CTBM_OA1<br>M_A22 |
| Bits      | 23         | 22                | 21                | 20                | 19                        | 18                | 17   | 16                |
| SW Access | No         | ne                | RW1C              | None              | RW1C                      | RW1C              | No   | ne                |
| HW Access | No         | one               | А                 | None              | А                         | А                 | No   | ne                |
| Name      | None       | [23:22]           | CTBM_OA1<br>O_D82 | None              | CTBM_OA1<br>O_D62         | CTBM_OA1<br>O_D52 | None | [17:16]           |
| Bits      | 31         | 30                | 29                | 28                | 27                        | 26                | 25   | 24                |
| SW Access |            |                   |                   | No                | ne                        |                   |      |                   |
| HW Access |            |                   |                   | No                | ne                        |                   |      |                   |
| Name      |            |                   |                   | None              | [31:24]                   |                   |      |                   |

| Bits | Name          | Description                                         |
|------|---------------|-----------------------------------------------------|
| 21   | CTBM_OA1O_D82 | see corresponding bit in OA1_SW<br>Default Value: 0 |
| 19   | CTBM_OA1O_D62 | see corresponding bit in OA1_SW Default Value: 0    |
| 18   | CTBM_OA1O_D52 | see corresponding bit in OA1_SW Default Value: 0    |
| 14   | CTBM_OA1M_A82 | see corresponding bit in OA1_SW Default Value: 0    |
| 8    | CTBM_OA1M_A22 | see corresponding bit in OA1_SW Default Value: 0    |
| 4    | CTBM_OA1P_A43 | see corresponding bit in OA1_SW Default Value: 0    |
| 1    | CTBM_OA1P_A13 | see corresponding bit in OA1_SW Default Value: 0    |



#### 4.1.12 CTBM\_OA1\_SW\_CLEAR (continued)

0 CTBM\_OA1P\_A03

see corresponding bit in OA1\_SW Default Value: 0



# 4.1.13 CTBM\_CTB\_SW\_HW\_CTRL

CTB bus switch control status

Address: 0x401000C0 Retention: Retained

| Bits      | 7           | 6    | 5   | 4    | 3                   | 2                   | 1    | 0       |
|-----------|-------------|------|-----|------|---------------------|---------------------|------|---------|
| SW Access |             | No   | ne  |      | RW                  | RW                  | No   | ne      |
| HW Access |             | No   | one |      | R                   | R                   | No   | one     |
| Name      |             |      |     |      | CTBM_P3_<br>HW_CTRL | CTBM_P2_<br>HW_CTRL | None | : [1:0] |
| Bits      | 15          | 14   | 13  | 12   | 11                  | 10                  | 9    | 8       |
| SW Access |             |      |     | No   | one                 |                     |      |         |
| HW Access | None        |      |     |      |                     |                     |      |         |
| Name      | None [15:8] |      |     |      |                     |                     |      |         |
| Bits      | 23          | 22   | 21  | 20   | 19                  | 18                  | 17   | 16      |
| SW Access |             |      |     | No   | one                 |                     |      |         |
| HW Access |             |      |     | No   | one                 |                     |      |         |
| Name      |             |      |     | None | [23:16]             |                     |      |         |
| Bits      | 31          | 30   | 29  | 28   | 27                  | 26                  | 25   | 24      |
| SW Access |             |      |     | No   | one                 |                     |      |         |
| HW Access |             | None |     |      |                     |                     |      |         |
| Name      |             |      |     | None | [31:24]             |                     |      |         |

| Bits | Name            | Description                         |
|------|-----------------|-------------------------------------|
| 3    | CTBM_P3_HW_CTRL | Pin P3 switches<br>Default Value: 0 |
| 2    | CTBM_P2_HW_CTRL | Pin P2 switches<br>Default Value: 0 |



# 4.1.14 CTBM\_CTB\_SW\_STATUS

CTB bus switch control status

Address: 0x401000C4 Retention: Retained

| Bits      | 7             | 6                          | 5                          | 4                          | 3       | 2  | 1  | 0  |
|-----------|---------------|----------------------------|----------------------------|----------------------------|---------|----|----|----|
| SW Access |               |                            |                            | No                         | ne      |    |    |    |
| HW Access |               |                            |                            | No                         | ne      |    |    |    |
| Name      |               |                            |                            | None                       | [7:0]   |    |    |    |
| Bits      | 15            | 14                         | 13                         | 12                         | 11      | 10 | 9  | 8  |
| SW Access |               |                            |                            | No                         | ne      |    |    |    |
| HW Access |               |                            |                            | No                         | ne      |    |    |    |
| Name      |               | None [15:8]                |                            |                            |         |    |    |    |
| Bits      | 23            | 22                         | 21                         | 20                         | 19      | 18 | 17 | 16 |
| SW Access |               |                            |                            | No                         | ne      |    |    |    |
| HW Access |               |                            |                            | No                         | ne      |    |    |    |
| Name      |               |                            |                            | None [                     | [23:16] |    |    |    |
| Bits      | 31            | 30                         | 29                         | 28                         | 27      | 26 | 25 | 24 |
| SW Access | None R R None |                            |                            |                            |         |    |    |    |
| HW Access | None          | W                          | W                          | W                          | W None  |    |    |    |
| Name      | None          | CTBM_OA1<br>O_D62_ST<br>AT | CTBM_OA1<br>O_D52_ST<br>AT | CTBM_OA0<br>O_D51_ST<br>AT |         |    |    |    |

| Bits | Name               | Description                                    |
|------|--------------------|------------------------------------------------|
| 30   | CTBM_OA1O_D62_STAT | see OA1O_D62 bit in OA1_SW<br>Default Value: 0 |
| 29   | CTBM_OA1O_D52_STAT | see OA1O_D52 bit in OA1_SW<br>Default Value: 0 |
| 28   | CTBM_OA0O_D51_STAT | see OA0O_D51 bit in OA0_SW<br>Default Value: 0 |



# 4.1.15 CTBM\_OA0\_OFFSET\_TRIM

Opamp0 trim control
Address: 0x40100F00
Retention: Retained

| Bits      | 7    | 6           | 5  | 4              | 3          | 2            | 1    | 0  |
|-----------|------|-------------|----|----------------|------------|--------------|------|----|
| SW Access | No   | ne          |    |                | F          | W            |      |    |
| HW Access | No   | ne          |    |                |            | R            |      |    |
| Name      | None | [7:6]       |    | C <sup>-</sup> | TBM_OA0_OF | FSET_TRIM [5 | 5:0] |    |
| Bits      | 15   | 14          | 13 | 12             | 11         | 10           | 9    | 8  |
| SW Access |      |             |    | No             | ne         |              |      |    |
| HW Access |      | None        |    |                |            |              |      |    |
| Name      |      | None [15:8] |    |                |            |              |      |    |
| Bits      | 23   | 22          | 21 | 20             | 19         | 18           | 17   | 16 |
| SW Access |      |             |    | No             | ne         |              |      |    |
| HW Access |      |             |    | No             | one        |              |      |    |
| Name      |      |             |    | None           | [23:16]    |              |      |    |
| Bits      | 31   | 30          | 29 | 28             | 27         | 26           | 25   | 24 |
| SW Access |      |             |    | No             | one        |              |      |    |
| HW Access |      | None        |    |                |            |              |      |    |
| Name      |      |             |    | None           | [31:24]    |              |      |    |

| Bits | Name               | Description                            |
|------|--------------------|----------------------------------------|
| 5:0  | CTBM_OA0_OFFSET_TR | Opamp0 offset trim<br>Default Value: 0 |



# 4.1.16 CTBM\_OA0\_SLOPE\_OFFSET\_TRIM

Opamp0 trim control
Address: 0x40100F04
Retention: Retained

| Bits      | 7           | 6       | 5  | 4    | 3          | 2          | 1        | 0  |  |
|-----------|-------------|---------|----|------|------------|------------|----------|----|--|
| SW Access | No          | one     |    | RW   |            |            |          |    |  |
| HW Access | No          | one     |    |      |            | R          |          |    |  |
| Name      | None        | e [7:6] |    | СТВМ | _OA0_SLOPE | _OFFSET_TR | IM [5:0] |    |  |
| Bits      | 15          | 14      | 13 | 12   | 11         | 10         | 9        | 8  |  |
| SW Access |             | None    |    |      |            |            |          |    |  |
| HW Access |             | None    |    |      |            |            |          |    |  |
| Name      | None [15:8] |         |    |      |            |            |          |    |  |
| Bits      | 23          | 22      | 21 | 20   | 19         | 18         | 17       | 16 |  |
| SW Access |             |         |    | No   | ne         |            |          |    |  |
| HW Access |             |         |    | No   | ne         |            |          |    |  |
| Name      |             |         |    | None | [23:16]    |            |          |    |  |
| Bits      | 31          | 30      | 29 | 28   | 27         | 26         | 25       | 24 |  |
| SW Access |             |         |    | No   | ne         |            |          |    |  |
| HW Access |             | None    |    |      |            |            |          |    |  |
| Name      |             |         |    | None | [31:24]    |            |          |    |  |

| Bits | Name                           | Description                                        |
|------|--------------------------------|----------------------------------------------------|
| 5:0  | CTBM_OA0_SLOPE_OFF<br>SET_TRIM | Opamp0 slope offset drift trim<br>Default Value: 0 |



# 4.1.17 CTBM\_OA0\_COMP\_TRIM

Opamp0 trim control
Address: 0x40100F08
Retention: Retained

| Bits      | 7    | 6                 | 5  | 4    | 3       | 2               | 1                | 0  |
|-----------|------|-------------------|----|------|---------|-----------------|------------------|----|
| SW Access |      |                   | No | one  |         |                 | R                | W  |
| HW Access |      |                   | No | one  |         |                 | F                | ₹  |
| Name      |      | None [7:2]        |    |      |         | CTBM_OA0_<br>[1 | COMP_TRIN<br>:0] |    |
| Bits      | 15   | 15 14 13 12 11 10 |    |      |         |                 |                  | 8  |
| SW Access |      | None              |    |      |         |                 |                  |    |
| HW Access | None |                   |    |      |         |                 |                  |    |
| Name      |      |                   |    | None | [15:8]  |                 |                  |    |
| Bits      | 23   | 22                | 21 | 20   | 19      | 18              | 17               | 16 |
| SW Access |      |                   |    | No   | ne      | '               | '                |    |
| HW Access |      |                   |    | No   | one     |                 |                  |    |
| Name      |      |                   |    | None | [23:16] |                 |                  |    |
| Bits      | 31   | 30                | 29 | 28   | 27      | 26              | 25               | 24 |
| SW Access |      | None              |    |      |         |                 |                  |    |
| HW Access |      | None              |    |      |         |                 |                  |    |
| Name      |      |                   |    | None | [31:24] |                 |                  |    |

| Bits | Name              | Description                                        |
|------|-------------------|----------------------------------------------------|
| 1:0  | CTBM_OA0_COMP_TRI | Opamp0 Compenation Capacitor Trim Default Value: 0 |



# 4.1.18 CTBM\_OA1\_OFFSET\_TRIM

Opamp1 trim control
Address: 0x40100F0C
Retention: Retained

| Bits      | 7           | 6     | 5  | 4      | 3            | 2            | 1    | 0  |  |
|-----------|-------------|-------|----|--------|--------------|--------------|------|----|--|
| SW Access | No          | ne    |    | RW     |              |              |      |    |  |
| HW Access | No          | ne    |    |        |              | R            |      |    |  |
| Name      | None        | [7:6] |    | СТ     | ΓBM_OA1_OF   | FSET_TRIM [5 | 5:0] |    |  |
| Bits      | 15          | 14    | 13 | 12     | 11           | 10           | 9    | 8  |  |
| SW Access |             | None  |    |        |              |              |      |    |  |
| HW Access |             | None  |    |        |              |              |      |    |  |
| Name      | None [15:8] |       |    |        |              |              |      |    |  |
| Bits      | 23          | 22    | 21 | 20     | 19           | 18           | 17   | 16 |  |
| SW Access |             |       |    | No     | ne           |              |      |    |  |
| HW Access |             |       |    | No     | ne           |              |      |    |  |
| Name      |             |       |    | None [ | 23:16]       |              |      |    |  |
| Bits      | 31          | 30    | 29 | 28     | 27           | 26           | 25   | 24 |  |
| SW Access |             |       |    | No     | ne           |              |      |    |  |
| HW Access |             |       |    | No     | ne           |              |      |    |  |
| Name      |             |       |    | None [ | None [31:24] |              |      |    |  |

| Bits | Name               | Description                            |
|------|--------------------|----------------------------------------|
| 5:0  | CTBM_OA1_OFFSET_TR | Opamp1 offset trim<br>Default Value: 0 |



# 4.1.19 CTBM\_OA1\_SLOPE\_OFFSET\_TRIM

Opamp1 trim control
Address: 0x40100F10
Retention: Retained

| Bits      | 7           | 6                                        | 5  | 4      | 3        | 2  | 1            | 0  |  |  |
|-----------|-------------|------------------------------------------|----|--------|----------|----|--------------|----|--|--|
| SW Access | No          | ne                                       |    | RW     |          |    |              |    |  |  |
| HW Access | No          | ne                                       |    |        |          | R  |              |    |  |  |
| Name      | None        | None [7:6] CTBM_OA1_SLOPE_OFFSET_TRIM [5 |    |        | IM [5:0] |    |              |    |  |  |
| Bits      | 15          | 14                                       | 13 | 12     | 11       | 10 | 9            | 8  |  |  |
| SW Access |             | None                                     |    |        |          |    |              |    |  |  |
| HW Access |             | None                                     |    |        |          |    |              |    |  |  |
| Name      | None [15:8] |                                          |    |        |          |    |              |    |  |  |
| Bits      | 23          | 22                                       | 21 | 20     | 19       | 18 | 17           | 16 |  |  |
| SW Access |             |                                          |    | No     | ne       |    |              |    |  |  |
| HW Access |             |                                          |    | No     | ne       |    |              |    |  |  |
| Name      |             |                                          |    | None [ | 23:16]   |    |              |    |  |  |
| Bits      | 31          | 30                                       | 29 | 28     | 27       | 26 | 25           | 24 |  |  |
| SW Access |             |                                          |    | No     | ne       |    |              |    |  |  |
| HW Access |             |                                          |    | No     | ne       |    |              |    |  |  |
| Name      |             |                                          |    | None ( | 31:24]   |    | None [31:24] |    |  |  |

| Bits | Name                           | Description                                     |
|------|--------------------------------|-------------------------------------------------|
| 5:0  | CTBM_OA1_SLOPE_OFF<br>SET_TRIM | Opamp1 slope offset drift trim Default Value: 0 |



# 4.1.20 CTBM\_OA1\_COMP\_TRIM

Opamp1 trim control
Address: 0x40100F14
Retention: Retained

| Bits      | 7            | 6          | 5  | 4    | 3       | 2  | 1                  | 0  |  |
|-----------|--------------|------------|----|------|---------|----|--------------------|----|--|
| SW Access |              |            | No | one  |         |    | F                  | RW |  |
| HW Access |              |            | No | one  |         |    |                    | R  |  |
| Name      |              | None [7:2] |    |      |         |    | _COMP_TRIM<br>I:0] |    |  |
| Bits      | 15           | 14         | 13 | 12   | 11      | 10 | 9                  | 8  |  |
| SW Access |              | None       |    |      |         |    |                    |    |  |
| HW Access | None         |            |    |      |         |    |                    |    |  |
| Name      |              |            |    | None | [15:8]  |    |                    |    |  |
| Bits      | 23           | 22         | 21 | 20   | 19      | 18 | 17                 | 16 |  |
| SW Access |              |            |    | No   | one     |    | <u>'</u>           |    |  |
| HW Access |              |            |    | No   | one     |    |                    |    |  |
| Name      | None [23:16] |            |    |      |         |    |                    |    |  |
| Bits      | 31           | 30         | 29 | 28   | 27      | 26 | 25                 | 24 |  |
| SW Access |              | None       |    |      |         |    |                    |    |  |
| HW Access |              | None       |    |      |         |    |                    |    |  |
| Name      |              |            |    | None | [31:24] |    |                    |    |  |

| Bits | Name              | Description                                        |
|------|-------------------|----------------------------------------------------|
| 1:0  | CTBM_OA1_COMP_TRI | Opamp1 Compenation Capacitor Trim Default Value: 0 |

# 5 GPIO PORT Registers



This section discusses the GPIO PORT registers. It lists all the registers in mapping tables, in address order.

### 5.1 Register Details

| Register Name | Address    |
|---------------|------------|
| PRT0_DR       | 0x40040000 |
| PRT0_PS       | 0x40040004 |
| PRT0_PC       | 0x40040008 |
| PRT0_INTCFG   | 0x4004000C |
| PRT0_INTSTAT  | 0x40040010 |
| PRT0_PC2      | 0x40040018 |
| PRT1_DR       | 0x40040100 |
| PRT1_PS       | 0x40040104 |
| PRT1_PC       | 0x40040108 |
| PRT1_INTCFG   | 0x4004010C |
| PRT1_INTSTAT  | 0x40040110 |
| PRT1_PC2      | 0x40040118 |
| PRT2_DR       | 0x40040200 |
| PRT2_PS       | 0x40040204 |
| PRT2_PC       | 0x40040208 |
| PRT2_INTCFG   | 0x4004020C |
| PRT2_INTSTAT  | 0x40040210 |
| PRT2_PC2      | 0x40040218 |
| PRT3_DR       | 0x40040300 |
| PRT3_PS       | 0x40040304 |
| PRT3_PC       | 0x40040308 |
| PRT3_INTCFG   | 0x4004030C |
| PRT3_INTSTAT  | 0x40040310 |
| PRT3_PC2      | 0x40040318 |
| PRT4_DR       | 0x40040400 |
| PRT4_PS       | 0x40040404 |
| PRT4_PC       | 0x40040408 |



| Register Name | Address    |
|---------------|------------|
| PRT4_INTCFG   | 0x4004040C |
| PRT4_INTSTAT  | 0x40040410 |
| PRT4_PC2      | 0x40040418 |



#### 5.1.1 PRT0\_DR

Port Output Data Register

Address: 0x40040000 Retention: Retained

| Bits      | 7            | 6  | 5  | 4        | 3          | 2  | 1  | 0  |
|-----------|--------------|----|----|----------|------------|----|----|----|
| SW Access | RW           |    |    |          |            |    |    |    |
| HW Access |              |    |    | F        | ?          |    |    |    |
| Name      |              |    |    | PRT_DATA | AREG [7:0] |    |    |    |
| Bits      | 15           | 14 | 13 | 12       | 11         | 10 | 9  | 8  |
| SW Access |              |    |    | No       | ne         |    |    |    |
| HW Access |              |    |    | No       | ne         |    |    |    |
| Name      | None [15:8]  |    |    |          |            |    |    |    |
| Bits      | 23           | 22 | 21 | 20       | 19         | 18 | 17 | 16 |
| SW Access |              |    |    | No       | ne         |    |    |    |
| HW Access |              |    |    | No       | ne         |    |    |    |
| Name      |              |    |    | None [   | 23:16]     |    |    |    |
| Bits      | 31           | 30 | 29 | 28       | 27         | 26 | 25 | 24 |
| SW Access |              |    |    | No       | ne         |    |    |    |
| HW Access | None         |    |    |          |            |    |    |    |
| Name      | None [31:24] |    |    |          |            |    |    |    |

| Bits | Name | Description |
|------|------|-------------|
|      |      |             |

7:0 PRT\_DATAREG The data written to this register specifies the high ('1') or low ('0') state for a specific pin. One bit is used for each pin: bit 0 for Pin 0, bit 1 for Pin 1 etc. Default Value: 0



#### 5.1.2 PRT0\_PS

Port Pin State Register Address: 0x40040004 Retention: Not Retained

| Bits      | 7            | 6  | 5  | 4        | 3           | 2                    | 1  | 0  |
|-----------|--------------|----|----|----------|-------------|----------------------|----|----|
| SW Access |              |    |    |          | R           |                      |    |    |
| HW Access |              |    |    | V        | N           |                      |    |    |
| Name      |              |    |    | PRT_PINS | STATE [7:0] |                      |    |    |
| Bits      | 15           | 14 | 13 | 12       | 11          | 10                   | 9  | 8  |
| SW Access |              |    |    | None     |             |                      |    | R  |
| HW Access |              |    |    | None     |             |                      |    | W  |
| Name      |              |    |    |          |             | PRT_PINST<br>ATE_FLT |    |    |
| Bits      | 23           | 22 | 21 | 20       | 19          | 18                   | 17 | 16 |
| SW Access |              |    |    | No       | one         |                      |    |    |
| HW Access |              |    |    | No       | one         |                      |    |    |
| Name      |              |    |    | None     | [23:16]     |                      |    |    |
| Bits      | 31           | 30 | 29 | 28       | 27          | 26                   | 25 | 24 |
| SW Access |              |    |    | No       | one         |                      |    |    |
| HW Access | None         |    |    |          |             |                      |    |    |
| Name      | None [31:24] |    |    |          |             |                      |    |    |

| Bits | Name             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8    | PRT_PINSTATE_FLT | Reads of this register return the logical state of the filtered pin. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 7:0  | PRT_PINSTATE     | Reads of this register return the logical state of the corresponding I/O pin. The data read from this register specifies the logical state of the pin:  1: Reads HIGH if the pin voltage is above the input buffer threshold, logic high.  0: Reads LOW if the pin voltage is below that threshold, logic low.  If the drive mode for the pin is set to high Z Analog, the pin state will read 0 independent of the voltage on the pin.  One bit is used for each pin: bit 0 for Pin 0, bit 1 for Pin 1 etc.  Default Value: 0 |



# 5.1.3 PRT0\_PC

Port Configuration Register

Address: 0x40040008 Retention: Retained

| Bits      | 7       | 6            | 5             | 4               | 3  | 2            | 1                 | 0       |
|-----------|---------|--------------|---------------|-----------------|----|--------------|-------------------|---------|
| SW Access | R'      | W            |               | RW              |    |              | RW                |         |
| HW Access | F       | र            |               | R               |    |              | R                 |         |
| Name      | PRT_DI  | M2 [7:6]     |               | PRT_DM1 [5:3    | 3] |              | PRT_DM [2:0]      |         |
| Bits      | 15      | 14           | 13            | 12              | 11 | 10           | 9                 | 8       |
| SW Access | RW      |              | RW            |                 |    | RW           |                   | RW      |
| HW Access | R       |              | R             |                 |    | R            |                   | R       |
| Name      | PRT_DM5 | F            | PRT_DM4 [14:1 | 2]              | F  | PRT_DM3 [11: | 9]                | PRT_DM2 |
| Bits      | 23      | 22           | 21            | 20              | 19 | 18           | 17                | 16      |
| SW Access |         | RW           |               |                 | RW |              |                   | W       |
| HW Access |         | R            |               | R               |    |              | R                 |         |
| Name      | Р       | RT_DM7 [23:2 | 21]           | PRT_DM6 [20:18] |    |              | PRT_DM5 [17:16]   |         |
| Bits      | 31      | 30           | 29            | 28              | 27 | 26           | 25                | 24      |
| SW Access |         | None         |               |                 |    | RI           |                   |         |
| HW Access |         | None         |               |                 |    |              | R                 | R       |
| Name      |         |              |               |                 |    |              | PRT_VTRIP<br>_SEL |         |

| Bits    | Name          | Description                                                                                        |
|---------|---------------|----------------------------------------------------------------------------------------------------|
| 25      | PRT_SLOW      | This bit controls the output edge rate of all pins on the port: 0: fast. 1: slow. Default Value: 0 |
| 24      | PRT_VTRIP_SEL | Alters the input buffer voltage. 0: CMOS 1: LVTTL Default Value: 0                                 |
| 23 : 21 | PRT_DM7       | The GPIO drive mode for Pin 7 See the description of DM0 for details. Default Value: 0             |
| 20 : 18 | PRT_DM6       | The GPIO drive mode for Pin 6. See the description of DM0 for details. Default Value: 0            |
| 17 : 15 | PRT_DM5       | The GPIO drive mode for Pin 5. See the description of DM0 for details. Default Value: 0            |
| 14 : 12 | PRT_DM4       | The GPIO drive mode for Pin 4. See the description of DM0 for details. Default Value: 0            |



| 5.1.3 PR | RT0_PC (conti | nued) |
|----------|---------------|-------|
|----------|---------------|-------|

| 11 : 9 | PRT_DM3 | The GPIO drive mode for Pin 3. See the description of DM0 for details. Default Value: 0 |
|--------|---------|-----------------------------------------------------------------------------------------|
| 8:6    | PRT_DM2 | The GPIO drive mode for Pin 2. See the description of DM0 for details. Default Value: 0 |
| 5:3    | PRT_DM1 | The GPIO drive mode for Pin 1. See the description of DM0 for details. Default Value: 0 |
| 2:0    | PRT_DM  | The GPIO drive mode for a Pin 0.                                                        |

Note: when initializing IO's that are connected to a live bus (such as I2C), make sure the IO-Ma-

trix is properly configured (HSIOM\_PRT\_SELx) before turning the IO on here to avoid producing

glitches on the bus.

Default Value: 0

0x0: OFF:

Mode 0 (analog mode): Output buffer off (high Z). Input buffer off.

0x1: INPUT:

Mode 1: Output buffer off (high Z). Input buffer on.

0x2: 0 PU:

Mode 2: Strong pull down ('0'), weak/resistive pull up (PU). Input buffer on.

0x3: PD\_1:

Mode 3: Weak/resistive pull down (PD), strong pull up ('1'). Input buffer on.

0x4: 0\_Z:

Mode 4: Strong pull down ('0'), open drain (pull up off). Input buffer on.

0x5: Z 1:

Mode 5: Open drain (pull down off), strong pull up ('1'). Input buffer on.

0x6: 0\_1:

Mode 6: Strong pull down ('0'), strong pull up ('1'). Input buffer on.

0x7: PD\_PU:

Mode 7: Weak/resistive pull down (PD), weak/resistive pull up (PU). Input buffer on.



# 5.1.4 PRT0\_INTCFG

Port IRQ Configuration Register

Address: 0x4004000C Retention: Retained

| Bits      | 7                    | 6            | 5                    | 4                  | 3                      | 2          | 1                  | 0                          |  |
|-----------|----------------------|--------------|----------------------|--------------------|------------------------|------------|--------------------|----------------------------|--|
| SW Access | R                    | RW           |                      | RW                 |                        | W          | RW                 |                            |  |
| HW Access | F                    | ₹            | F                    | ₹                  | ſ                      | ₹          | F                  | ₹                          |  |
| Name      | PRT_INTT             | YPE3 [7:6]   | PRT_INTT             | PRT_INTTYPE2 [5:4] |                        | YPE1 [3:2] | PRT_INTT           | YPE0 [1:0]                 |  |
| Bits      | 15                   | 14           | 13                   | 12                 | 11                     | 10         | 9                  | 8                          |  |
| SW Access | RW                   |              | RW                   |                    | RW                     |            | RW                 |                            |  |
| HW Access | R                    |              | R                    |                    | R                      |            | R                  |                            |  |
| Name      | PRT_INTTYPE7 [15:14] |              | PRT_INTTYPE6 [13:12] |                    | PRT_INTTYPE5 [11:10]   |            | PRT_INTTYPE4 [9:8] |                            |  |
| Bits      | 23                   | 22           | 21                   | 20                 | 19                     | 18         | 17                 | 16                         |  |
| SW Access |                      | None         |                      |                    | RW                     | RW         |                    |                            |  |
| HW Access |                      | None         |                      | R                  |                        |            | R                  |                            |  |
| Name      |                      | None [23:21] |                      |                    | PRT_FLT_SELECT [20:18] |            |                    | PRT_INTTYPE_FLT<br>[17:16] |  |
| Bits      | 31                   | 30           | 29                   | 28                 | 27                     | 26         | 25                 | 24                         |  |
| SW Access | Ï                    |              |                      | No                 | ne                     |            |                    |                            |  |
| HW Access | Ï                    | None         |                      |                    |                        |            |                    |                            |  |
| Name      |                      |              |                      | None               | [31:24]                |            |                    |                            |  |

| Bits    | Name            | Description                                                                                                     |
|---------|-----------------|-----------------------------------------------------------------------------------------------------------------|
| 20 : 18 | PRT_FLT_SELECT  | Selects which pin is routed through the 50ns glitch filter to provide a glitch-safe interrupt. Default Value: 0 |
| 17 : 16 | PRT_INTTYPE_FLT | Sets which edge will trigger an IRQ for the glitch filtered pin (selected by FLT_SELECT). Default Value: 0      |
|         |                 | 0x0: DISABLE: Disabled                                                                                          |
|         |                 | 0x1: RISING:<br>Rising edge                                                                                     |
|         |                 | 0x2: FALLING:<br>Falling edge                                                                                   |
|         |                 | 0x3: BOTH: Both rising and falling edges                                                                        |
| 15 : 14 | PRT_INTTYPE7    | Sets which edge will trigger an IRQ for Pin 7. See the description of INTTYPE0 for details. Default Value: 0    |



#### 5.1.4 PRT0\_INTCFG (continued) 13:12 PRT\_INTTYPE6 Sets which edge will trigger an IRQ for Pin 6. See the description of INTTYPE0 for details. Default Value: 0 11:10 PRT\_INTTYPE5 Sets which edge will trigger an IRQ for Pin 5. See the description of INTTYPE0 for details. Default Value: 0 9:8 PRT\_INTTYPE4 Sets which edge will trigger an IRQ for Pin 4. See the description of INTTYPE0 for details. Default Value: 0 7:6 PRT\_INTTYPE3 Sets which edge will trigger an IRQ for Pin 3. See the description of INTTYPE0 for details. Default Value: 0 5:4 PRT\_INTTYPE2 Sets which edge will trigger an IRQ for Pin 2. See the description of INTTYPE0 for details. Default Value: 0 3:2 PRT\_INTTYPE1 Sets which edge will trigger an IRQ for Pin 1. See the description of INTTYPE0 for details. Default Value: 0 1:0 PRT\_INTTYPE0 Sets which edge will trigger an IRQ for Pin 0. Default Value: 0 0x0: DISABLE: Disabled 0x1: RISING: Rising edge 0x2: FALLING: Falling edge

0x3: BOTH:

Both rising and falling edges



# 5.1.5 PRT0\_INTSTAT

Port IRQ Status Register Address: 0x40040010 Retention: Retained

| Bits      | 7                     | 6  | 5  | 4        | 3          | 2                   | 1  | 0    |
|-----------|-----------------------|----|----|----------|------------|---------------------|----|------|
| SW Access |                       |    |    | RW       | /1C        |                     |    | '    |
| HW Access |                       |    |    | ,        | 4          |                     |    |      |
| Name      |                       |    |    | PRT_INT: | STAT [7:0] |                     |    |      |
| Bits      | 15                    | 14 | 13 | 12       | 11         | 10                  | 9  | 8    |
| SW Access |                       |    |    | None     |            |                     |    | RW1C |
| HW Access |                       |    |    | None     |            |                     |    | А    |
| Name      | None [15:9]           |    |    |          |            | PRT_INTS'<br>AT_FLT |    |      |
| Bits      | 23                    | 22 | 21 | 20       | 19         | 18                  | 17 | 16   |
| SW Access |                       |    |    | F        | ₹          |                     |    |      |
| HW Access |                       |    |    | V        | V          |                     |    |      |
| Name      |                       |    |    | PRT_PS   | S [23:16]  |                     |    |      |
| Bits      | 31                    | 30 | 29 | 28       | 27         | 26                  | 25 | 24   |
| SW Access | None                  |    |    |          |            | R                   |    |      |
| HW Access | None W                |    |    |          |            | W                   |    |      |
| Name      | None [31:25] PRT_PS_F |    |    |          |            |                     |    |      |

| Bits    | Name            | Description                                                                                                                                                                            |
|---------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24      | PRT_PS_FLT      | This is a duplicate of the contents of the PS register, provided here to allow reading of both pin state and interrupt state of the port in a single read operation.  Default Value: 0 |
| 23 : 16 | PRT_PS          | This is a duplicate of the contents of the PS register, provided here to allow reading of both pin state and interrupt state of the port in a single read operation.  Default Value: 0 |
| 8       | PRT_INTSTAT_FLT | Deglitched interrupt pending (selected by FLT_SELECT).  Default Value: 0                                                                                                               |
| 7:0     | PRT_INTSTAT     | Bit n indicates interrupt pending on pin #n. Firmware writes 1 to clear the interrupt. Default Value: 0                                                                                |



#### 5.1.6 PRT0\_PC2

Port Secondary Configuration Register

Address: 0x40040018 Retention: Retained

| Bits      | 7  | 6           | 5  | 4       | 3          | 2  | 1  | 0  |
|-----------|----|-------------|----|---------|------------|----|----|----|
| SW Access |    |             |    | R       | W          |    |    |    |
| HW Access |    |             |    | F       | ₹          |    |    |    |
| Name      |    |             |    | PRT_INP | _DIS [7:0] |    |    |    |
| Bits      | 15 | 14          | 13 | 12      | 11         | 10 | 9  | 8  |
| SW Access |    |             |    | No      | ne         |    |    |    |
| HW Access |    | None        |    |         |            |    |    |    |
| Name      |    | None [15:8] |    |         |            |    |    |    |
| Bits      | 23 | 22          | 21 | 20      | 19         | 18 | 17 | 16 |
| SW Access |    |             | '  | No      | ne         |    |    |    |
| HW Access |    |             |    | No      | ne         |    |    |    |
| Name      |    |             |    | None    | [23:16]    |    |    |    |
| Bits      | 31 | 30          | 29 | 28      | 27         | 26 | 25 | 24 |
| SW Access |    |             |    | No      | ne         |    |    |    |
| HW Access |    |             |    | No      | ne         |    |    |    |
| Name      |    |             |    | None    | [31:24]    |    |    |    |

Bits Name Description

7:0 PRT\_INP\_DIS

Disables the input buffer indepent of the port control drive mode (PC.DM). This bit should be set when analog signals are present on the pin and PC.DM!= 0 is required to use the output driver. One bit is used for each pin: bit 0 for Pin 0, bit 1 for Pin 1 etc.

Default Value: 0



#### 5.1.7 PRT1\_DR

Port Output Data Register

Address: 0x40040100 Retention: Retained

| Bits      | 7  | 6                  | 5  | 4    | 3       | 2  | 1  | 0  |  |
|-----------|----|--------------------|----|------|---------|----|----|----|--|
| SW Access |    |                    |    | R    | W       |    |    |    |  |
| HW Access |    |                    |    | F    | २       |    |    |    |  |
| Name      |    | PRT0_DATAREG [7:0] |    |      |         |    |    |    |  |
| Bits      | 15 | 14                 | 13 | 12   | 11      | 10 | 9  | 8  |  |
| SW Access |    |                    |    | No   | ne      |    |    |    |  |
| HW Access |    |                    |    | No   | one     |    |    |    |  |
| Name      |    | None [15:8]        |    |      |         |    |    |    |  |
| Bits      | 23 | 22                 | 21 | 20   | 19      | 18 | 17 | 16 |  |
| SW Access |    |                    |    | No   | ne      |    |    |    |  |
| HW Access |    |                    |    | No   | one     |    |    |    |  |
| Name      |    |                    |    | None | [23:16] |    |    |    |  |
| Bits      | 31 | 30                 | 29 | 28   | 27      | 26 | 25 | 24 |  |
| SW Access |    |                    |    | No   | one     |    |    |    |  |
| HW Access |    |                    |    | No   | one     |    |    |    |  |
| Name      |    |                    |    | None | [31:24] |    |    |    |  |

| Bits | Name | Description |
|------|------|-------------|
|      |      |             |

7:0 PRT0\_DATAREG The data written to this register specifies the high ('1') or low ('0') state for a specific pin. One bit is used for each pin: bit 0 for Pin 0, bit 1 for Pin 1 etc. Default Value: 0



# 5.1.8 PRT1\_PS

Port Pin State Register Address: 0x40040104 Retention: Not Retained

| Bits      | 7  | 6                   | 5  | 4    | 3       | 2  | 1  | 0  |  |  |
|-----------|----|---------------------|----|------|---------|----|----|----|--|--|
| SW Access |    | R                   |    |      |         |    |    |    |  |  |
| HW Access |    | W                   |    |      |         |    |    |    |  |  |
| Name      |    | PRT0_PINSTATE [7:0] |    |      |         |    |    |    |  |  |
| Bits      | 15 | 14                  | 13 | 12   | 11      | 10 | 9  | 8  |  |  |
| SW Access |    | None                |    |      |         |    |    | R  |  |  |
| HW Access |    | None                |    |      |         |    |    |    |  |  |
| Name      |    | None [15:9]         |    |      |         |    |    |    |  |  |
| Bits      | 23 | 22                  | 21 | 20   | 19      | 18 | 17 | 16 |  |  |
| SW Access |    |                     |    | No   | one     |    |    |    |  |  |
| HW Access |    |                     |    | No   | one     |    |    |    |  |  |
| Name      |    |                     |    | None | [23:16] |    |    |    |  |  |
| Bits      | 31 | 30                  | 29 | 28   | 27      | 26 | 25 | 24 |  |  |
| SW Access |    |                     |    | No   | one     |    |    |    |  |  |
| HW Access |    |                     |    | No   | one     |    |    |    |  |  |
| Name      |    |                     |    | None | [31:24] |    |    |    |  |  |

| Bits | Name              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8    | PRT0_PINSTATE_FLT | Reads of this register return the logical state of the filtered pin.  Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 7:0  | PRT0_PINSTATE     | Reads of this register return the logical state of the corresponding I/O pin. The data read from this register specifies the logical state of the pin:  1: Reads HIGH if the pin voltage is above the input buffer threshold, logic high.  0: Reads LOW if the pin voltage is below that threshold, logic low.  If the drive mode for the pin is set to high Z Analog, the pin state will read 0 independent of the voltage on the pin.  One bit is used for each pin: bit 0 for Pin 0, bit 1 for Pin 1 etc.  Default Value: 0 |



# 5.1.9 PRT1\_PC

Port Configuration Register

Address: 0x40040108 Retention: Retained

| Bits      | 7        | 6             | 5              | 4       | 3             | 2                                              | 1                | 0                  |  |
|-----------|----------|---------------|----------------|---------|---------------|------------------------------------------------|------------------|--------------------|--|
| DIIS      | '        | •             | 3              | 4       | <u> </u>      | 2                                              | · ·              | U                  |  |
| SW Access | R        | W             |                | RW      |               |                                                | RW               |                    |  |
| HW Access | F        | 3             |                | R       |               |                                                | R                |                    |  |
| Name      | PRT0_D   | M2 [7:6]      | PRT0_DM1 [5:3] |         | 3]            | R PRT0_DM    10 9  RW  R RT0_DM3 [11:9]  18 17 |                  | 2:0]               |  |
| Bits      | 15       | 14            | 13             | 12      | 11            | 10                                             | 9                | 8                  |  |
| SW Access | RW       | RW            |                | W RW    |               | RW                                             |                  |                    |  |
| HW Access | R        | R             |                | R R     |               | R                                              |                  |                    |  |
| Name      | PRT0_DM5 | Р             | RT0_DM4 [14:   | 12]     | Р             | RT0_DM3 [11:                                   | T0_DM3 [11:9]    |                    |  |
| Bits      | 23       | 22            | 21             | 20      | 19            | 18                                             | 17               | 16                 |  |
| SW Access |          | RW            |                |         | RW            |                                                | R                | W                  |  |
| HW Access |          | R             |                |         | R             | 18 17                                          |                  | ₹                  |  |
| Name      | PF       | RT0_DM7 [23:: | 21]            | Р       | RT0_DM6 [20:1 | [8]                                            | PRT0_DM5 [17:16] |                    |  |
| Bits      | 31       | 30            | 29             | 28      | 27            | 26                                             | 25               | 24                 |  |
| SW Access |          |               | No             | one     |               |                                                | RW               | RW                 |  |
| HW Access |          |               | No             | one     |               |                                                | R R              |                    |  |
| Name      |          |               | None           | [31:26] |               |                                                | PRT0_SLO<br>W    | PRT0_VTRI<br>P_SEL |  |

| Bits    | Name           | Description                                                                                        |
|---------|----------------|----------------------------------------------------------------------------------------------------|
| 25      | PRT0_SLOW      | This bit controls the output edge rate of all pins on the port: 0: fast. 1: slow. Default Value: 0 |
| 24      | PRT0_VTRIP_SEL | Alters the input buffer voltage. 0: CMOS 1: LVTTL Default Value: 0                                 |
| 23 : 21 | PRT0_DM7       | The GPIO drive mode for Pin 7 See the description of DM0 for details. Default Value: 0             |
| 20 : 18 | PRT0_DM6       | The GPIO drive mode for Pin 6. See the description of DM0 for details. Default Value: 0            |
| 17 : 15 | PRT0_DM5       | The GPIO drive mode for Pin 5. See the description of DM0 for details. Default Value: 0 $$         |
| 14 : 12 | PRT0_DM4       | The GPIO drive mode for Pin 4. See the description of DM0 for details. Default Value: 0            |



| 5.1.9 | PRT1 | PC | (continued) |
|-------|------|----|-------------|
|-------|------|----|-------------|

| 11 : 9 | PRT0_DM3 | The GPIO drive mode for Pin 3. See the description of DM0 for details. Default Value: 0 |
|--------|----------|-----------------------------------------------------------------------------------------|
| 8:6    | PRT0_DM2 | The GPIO drive mode for Pin 2. See the description of DM0 for details. Default Value: 0 |
| 5:3    | PRT0_DM1 | The GPIO drive mode for Pin 1. See the description of DM0 for details. Default Value: 0 |
| 2:0    | PRT0_DM  | The GPIO drive mode for a Pin 0.                                                        |

The GPIO drive mode for a Pin 0.

Note: when initializing IO's that are connected to a live bus (such as I2C), make sure the IO-Matrix is properly configured (HSIOM\_PRT0\_SELx) before turning the IO on here to avoid productions.

ing glitches on the bus.

Default Value: 0

0x0: OFF:

Mode 0 (analog mode): Output buffer off (high Z). Input buffer off.

0x1: INPUT:

Mode 1: Output buffer off (high Z). Input buffer on.

0x2: 0 PU:

Mode 2: Strong pull down ('0'), weak/resistive pull up (PU). Input buffer on.

0x3: PD\_1:

Mode 3: Weak/resistive pull down (PD), strong pull up ('1'). Input buffer on.

0x4: 0\_Z:

Mode 4: Strong pull down ('0'), open drain (pull up off). Input buffer on.

0x5: Z 1:

Mode 5: Open drain (pull down off), strong pull up ('1'). Input buffer on.

0x6: 0\_1:

Mode 6: Strong pull down ('0'), strong pull up ('1'). Input buffer on.

0x7: PD\_PU:

Mode 7: Weak/resistive pull down (PD), weak/resistive pull up (PU). Input buffer on.



# 5.1.10 PRT1\_INTCFG

Port IRQ Configuration Register

Address: 0x4004010C Retention: Retained

| Bits      | 7         | 6            | 5         | 4            | 3                         | 2           | 1                   | 0                |
|-----------|-----------|--------------|-----------|--------------|---------------------------|-------------|---------------------|------------------|
| SW Access | R         | W            | R'        | W            | R                         | W           | R'                  | W                |
| HW Access | F         | २            | F         | ₹            | F                         | २           | F                   | र                |
| Name      | PRT0_INT  | TYPE3 [7:6]  | PRT0_INT  | ΓΥΡΕ2 [5:4]  | PRT0_INT                  | ΓΥΡΕ1 [3:2] | PRT0_INT1           | TYPE0 [1:0]      |
| Bits      | 15        | 14           | 13        | 12           | 11                        | 10          | 9                   | 8                |
| SW Access | R         | W            | R'        | W            | R                         | W           | R'                  | W                |
| HW Access | F         | ₹            | F         | R R          |                           | R           |                     |                  |
| Name      | PRT0_INTT | YPE7 [15:14] | PRT0_INTT | YPE6 [13:12] | 12] PRT0_INTTYPE5 [11:10] |             | PRT0_INTTYPE4 [9:8] |                  |
| Bits      | 23        | 22           | 21        | 20           | 19                        | 18          | 17                  | 16               |
| SW Access |           | None         |           |              | RW                        |             | R'                  | W                |
| HW Access |           | None         |           | R            |                           | F           | ?                   |                  |
| Name      |           | None [23:21] |           | PRT0_        | _FLT_SELECT               | [20:18]     | PRT0_INT<br>[17:    | TYPE_FLT<br>:16] |
| Bits      | 31        | 30           | 29        | 28           | 27                        | 26          | 25                  | 24               |
| SW Access |           |              |           | No           | one                       |             |                     |                  |
| HW Access |           |              |           | No           | one                       |             |                     |                  |
| Name      |           |              |           | None         | [31:24]                   |             |                     |                  |

| Bits    | Name             | Description                                                                                                     |
|---------|------------------|-----------------------------------------------------------------------------------------------------------------|
| 20 : 18 | PRT0_FLT_SELECT  | Selects which pin is routed through the 50ns glitch filter to provide a glitch-safe interrupt. Default Value: 0 |
| 17 : 16 | PRT0_INTTYPE_FLT | Sets which edge will trigger an IRQ for the glitch filtered pin (selected by FLT_SELECT). Default Value: 0      |
|         |                  | 0x0: DISABLE: Disabled                                                                                          |
|         |                  | 0x1: RISING:<br>Rising edge                                                                                     |
|         |                  | 0x2: FALLING:<br>Falling edge                                                                                   |
|         |                  | 0x3: BOTH: Both rising and falling edges                                                                        |
| 15 : 14 | PRT0_INTTYPE7    | Sets which edge will trigger an IRQ for Pin 7. See the description of INTTYPE0 for details. Default Value: 0    |



#### 5.1.10 PRT1\_INTCFG (continued) 13:12 PRT0\_INTTYPE6 Sets which edge will trigger an IRQ for Pin 6. See the description of INTTYPE0 for details. Default Value: 0 11:10 PRT0\_INTTYPE5 Sets which edge will trigger an IRQ for Pin 5. See the description of INTTYPE0 for details. Default Value: 0 9:8 PRT0\_INTTYPE4 Sets which edge will trigger an IRQ for Pin 4. See the description of INTTYPE0 for details. Default Value: 0 7:6 PRT0\_INTTYPE3 Sets which edge will trigger an IRQ for Pin 3. See the description of INTTYPE0 for details. Default Value: 0 5:4 PRT0\_INTTYPE2 Sets which edge will trigger an IRQ for Pin 2. See the description of INTTYPE0 for details. Default Value: 0 3:2 PRT0\_INTTYPE1 Sets which edge will trigger an IRQ for Pin 1. See the description of INTTYPE0 for details. Default Value: 0 1:0 PRT0\_INTTYPE0 Sets which edge will trigger an IRQ for Pin 0. Default Value: 0 0x0: DISABLE: Disabled 0x1: RISING: Rising edge 0x2: FALLING: Falling edge

0x3: BOTH:

Both rising and falling edges



# **5.1.11 PRT1\_INTSTAT**

Port IRQ Status Register Address: 0x40040110 Retention: Retained

| Bits      | 7  | 6                        | 5  | 4      | 3         | 2  | 1  | 0                    |  |
|-----------|----|--------------------------|----|--------|-----------|----|----|----------------------|--|
| SW Access |    | RW1C                     |    |        |           |    |    |                      |  |
| HW Access |    | A                        |    |        |           |    |    |                      |  |
| Name      |    | PRT0_INTSTAT [7:0]       |    |        |           |    |    |                      |  |
| Bits      | 15 | 14                       | 13 | 12     | 11        | 10 | 9  | 8                    |  |
| SW Access |    |                          |    | None   |           |    |    | RW1C                 |  |
| HW Access |    | None                     |    |        |           |    |    | А                    |  |
| Name      |    | None [15:9]              |    |        |           |    |    | PRT0_INT:<br>TAT_FLT |  |
| Bits      | 23 | 22                       | 21 | 20     | 19        | 18 | 17 | 16                   |  |
| SW Access |    |                          |    | ŀ      | ₹         | '  |    |                      |  |
| HW Access |    |                          |    | V      | V         |    |    |                      |  |
| Name      |    |                          |    | PRT0_P | S [23:16] |    |    |                      |  |
| Bits      | 31 | 30                       | 29 | 28     | 27        | 26 | 25 | 24                   |  |
| SW Access |    |                          |    | None   |           |    |    | R                    |  |
| HW Access |    |                          |    | None   |           |    |    | W                    |  |
| Name      |    | None [31:25] PRT0_PS FLT |    |        |           |    |    |                      |  |

| Bits    | Name             | Description                                                                                                                                                                            |
|---------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24      | PRT0_PS_FLT      | This is a duplicate of the contents of the PS register, provided here to allow reading of both pin state and interrupt state of the port in a single read operation.  Default Value: 0 |
| 23 : 16 | PRT0_PS          | This is a duplicate of the contents of the PS register, provided here to allow reading of both pin state and interrupt state of the port in a single read operation.  Default Value: 0 |
| 8       | PRT0_INTSTAT_FLT | Deglitched interrupt pending (selected by FLT_SELECT). Default Value: 0                                                                                                                |
| 7:0     | PRT0_INTSTAT     | Bit n indicates interrupt pending on pin #n. Firmware writes 1 to clear the interrupt. Default Value: 0                                                                                |



#### 5.1.12 PRT1\_PC2

Port Secondary Configuration Register

Address: 0x40040118 Retention: Retained

| Bits      | 7           | 6    | 5  | 4        | 3          | 2  | 1  | 0  |
|-----------|-------------|------|----|----------|------------|----|----|----|
| SW Access |             |      |    | R'       | W          |    |    |    |
| HW Access |             |      |    | F        | ₹          |    |    |    |
| Name      |             |      |    | PRT0_INF | _DIS [7:0] |    |    |    |
| Bits      | 15          | 14   | 13 | 12       | 11         | 10 | 9  | 8  |
| SW Access |             | None |    |          |            |    |    |    |
| HW Access |             | None |    |          |            |    |    |    |
| Name      | None [15:8] |      |    |          |            |    |    |    |
| Bits      | 23          | 22   | 21 | 20       | 19         | 18 | 17 | 16 |
| SW Access |             |      |    | No       | ne         |    |    |    |
| HW Access |             |      |    | No       | ne         |    |    |    |
| Name      |             |      |    | None [   | 23:16]     |    |    |    |
| Bits      | 31          | 30   | 29 | 28       | 27         | 26 | 25 | 24 |
| SW Access |             |      |    | No       | ne         |    |    |    |
| HW Access |             | None |    |          |            |    |    |    |
| Name      |             |      |    | None [   | 31:241     |    |    |    |

| Bits | Name | Description |
|------|------|-------------|
|------|------|-------------|

7:0 PRT0\_INP\_DIS

Disables the input buffer indepent of the port control drive mode (PC.DM). This bit should be set when analog signals are present on the pin and PC.DM != 0 is required to use the output driver. One bit is used for each pin: bit 0 for Pin 0, bit 1 for Pin 1 etc.

Default Value: 0



#### 5.1.13 PRT2\_DR

Port Output Data Register

Address: 0x40040200 Retention: Retained

| Bits      | 7           | 6    | 5  | 4        | 3          | 2  | 1  | 0  |
|-----------|-------------|------|----|----------|------------|----|----|----|
| SW Access |             |      |    | R'       | W          |    |    |    |
| HW Access |             |      |    | F        | ₹          |    |    |    |
| Name      |             |      |    | PRT2_DAT | AREG [7:0] |    |    |    |
| Bits      | 15          | 14   | 13 | 12       | 11         | 10 | 9  | 8  |
| SW Access |             | None |    |          |            |    |    |    |
| HW Access |             | None |    |          |            |    |    |    |
| Name      | None [15:8] |      |    |          |            |    |    |    |
| Bits      | 23          | 22   | 21 | 20       | 19         | 18 | 17 | 16 |
| SW Access |             |      |    | No       | ne         |    |    |    |
| HW Access |             |      |    | No       | ne         |    |    |    |
| Name      |             |      |    | None [   | 23:16]     |    |    |    |
| Bits      | 31          | 30   | 29 | 28       | 27         | 26 | 25 | 24 |
| SW Access |             |      |    | No       | ne         |    |    |    |
| HW Access |             | None |    |          |            |    |    |    |
| Name      |             |      |    | None [   | 31:241     |    |    |    |

| Bits | Name         | Description                                                                                                                                                           |
|------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0  | PRT2_DATAREG | The data written to this register specifies the high ('1') or low ('0') state for a specific pin. One bit is used for each pin: bit 0 for Pin 0, bit 1 for Pin 1 etc. |

Default Value: 0



#### 5.1.14 PRT2\_PS

Port Pin State Register Address: 0x40040204 Retention: Not Retained

| Bits      | 7    | 6    | 5            | 4        | 3           | 2                     | 1  | 0  |
|-----------|------|------|--------------|----------|-------------|-----------------------|----|----|
| SW Access |      |      |              |          | ₹           |                       |    | '  |
| HW Access |      |      |              | \        | V           |                       |    |    |
| Name      |      |      |              | PRT2_PIN | STATE [7:0] |                       |    |    |
| Bits      | 15   | 14   | 13           | 12       | 11          | 10                    | 9  | 8  |
| SW Access | None |      |              |          |             |                       | R  |    |
| HW Access |      | None |              |          |             |                       | W  |    |
| Name      |      |      |              |          |             | PRT2_PINS<br>TATE_FLT |    |    |
| Bits      | 23   | 22   | 21           | 20       | 19          | 18                    | 17 | 16 |
| SW Access |      |      |              | No       | ne          |                       | '  | '  |
| HW Access |      |      |              | No       | one         |                       |    |    |
| Name      |      |      |              | None     | [23:16]     |                       |    |    |
| Bits      | 31   | 30   | 29           | 28       | 27          | 26                    | 25 | 24 |
| SW Access |      |      |              | No       | one         |                       |    |    |
| HW Access | None |      |              |          |             |                       |    |    |
| Name      |      |      | None [31:24] |          |             |                       |    |    |

| Bits | Name              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8    | PRT2_PINSTATE_FLT | Reads of this register return the logical state of the filtered pin. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 7:0  | PRT2_PINSTATE     | Reads of this register return the logical state of the corresponding I/O pin. The data read from this register specifies the logical state of the pin:  1: Reads HIGH if the pin voltage is above the input buffer threshold, logic high.  0: Reads LOW if the pin voltage is below that threshold, logic low.  If the drive mode for the pin is set to high Z Analog, the pin state will read 0 independent of the voltage on the pin.  One bit is used for each pin: bit 0 for Pin 0, bit 1 for Pin 1 etc.  Default Value: 0 |



# 5.1.15 PRT2\_PC

Port Configuration Register

Address: 0x40040208 Retention: Retained

| D*/       | II -     |               |               |                  |    |               |                    |    |  |
|-----------|----------|---------------|---------------|------------------|----|---------------|--------------------|----|--|
| Bits      | 7        | 6             | 5             | 4                | 3  | 2             | 1                  | 0  |  |
| SW Access | R'       | W             |               | RW               |    |               | RW                 |    |  |
| HW Access | F        | ₹             |               | R                |    |               | R                  |    |  |
| Name      | PRT2_D   | M2 [7:6]      | F             | PRT2_DM1 [5:     | 3] |               | PRT2_DM [2:0       | ]  |  |
| Bits      | 15       | 14            | 13            | 12               | 11 | 10            | 9                  | 8  |  |
| SW Access | RW       |               | RW            |                  |    | RW            |                    | RW |  |
| HW Access | R        |               | R             |                  |    | R             |                    | R  |  |
| Name      | PRT2_DM5 | Р             | RT2_DM4 [14:1 | 12]              | Р  | RT2_DM3 [11:  | :9] PRT2_DM2       |    |  |
| Bits      | 23       | 22            | 21            | 20               | 19 | 18            | 17                 | 16 |  |
| SW Access |          | RW            | '             | RW               |    |               | R                  | W  |  |
| HW Access |          | R             |               | R                |    |               | R                  |    |  |
| Name      | PF       | RT2_DM7 [23:: | 21]           | PRT2_DM6 [20:18] |    |               | PRT2_DM5 [17:16]   |    |  |
| Bits      | 31       | 30            | 29            | 28               | 27 | 26            | 25                 | 24 |  |
| SW Access |          |               | No            | None             |    |               | RW                 | RW |  |
| HW Access |          |               | No            | None             |    |               | R                  | R  |  |
| Name      |          |               |               |                  |    | PRT2_SLO<br>W | PRT2_VTRI<br>P_SEL |    |  |

| Bits    | Name           | Description                                                                                        |
|---------|----------------|----------------------------------------------------------------------------------------------------|
| 25      | PRT2_SLOW      | This bit controls the output edge rate of all pins on the port: 0: fast. 1: slow. Default Value: 0 |
| 24      | PRT2_VTRIP_SEL | Alters the input buffer voltage. 0: CMOS 1: LVTTL Default Value: 0                                 |
| 23 : 21 | PRT2_DM7       | The GPIO drive mode for Pin 7 See the description of DM0 for details. Default Value: 0             |
| 20 : 18 | PRT2_DM6       | The GPIO drive mode for Pin 6. See the description of DM0 for details. Default Value: 0            |
| 17 : 15 | PRT2_DM5       | The GPIO drive mode for Pin 5. See the description of DM0 for details. Default Value: 0            |
| 14 : 12 | PRT2_DM4       | The GPIO drive mode for Pin 4. See the description of DM0 for details. Default Value: 0            |



#### **5.1.15** PRT2\_PC (continued)

| 11 : 9 | PRT2_DM3 | The GPIO drive mode for Pin 3. See the description of DM0 for details. Default Value: 0 |
|--------|----------|-----------------------------------------------------------------------------------------|
| 8:6    | PRT2_DM2 | The GPIO drive mode for Pin 2. See the description of DM0 for details. Default Value: 0 |
| 5:3    | PRT2_DM1 | The GPIO drive mode for Pin 1. See the description of DM0 for details. Default Value: 0 |
| 2:0    | PRT2_DM  | The GPIO drive mode for a Pin 0.                                                        |

Note: when initializing IO's that are connected to a live bus (such as I2C), make sure the IO-Matrix is properly configured (HSIOM\_PRT2\_SELx) before turning the IO on here to avoid produc-

ing glitches on the bus.

Default Value: 0

#### 0x0: OFF:

Mode 0 (analog mode): Output buffer off (high Z). Input buffer off.

#### 0x1: INPUT:

Mode 1: Output buffer off (high Z). Input buffer on.

#### 0x2: 0 PU:

Mode 2: Strong pull down ('0'), weak/resistive pull up (PU). Input buffer on.

#### 0x3: PD\_1:

Mode 3: Weak/resistive pull down (PD), strong pull up ('1'). Input buffer on.

#### 0x4: 0\_Z:

Mode 4: Strong pull down ('0'), open drain (pull up off). Input buffer on.

#### 0x5: Z 1

Mode 5: Open drain (pull down off), strong pull up ('1'). Input buffer on.

#### 0x6: 0\_1:

Mode 6: Strong pull down ('0'), strong pull up ('1'). Input buffer on.

#### 0x7: PD\_PU:

Mode 7: Weak/resistive pull down (PD), weak/resistive pull up (PU). Input buffer on.



# 5.1.16 PRT2\_INTCFG

Port IRQ Configuration Register

Address: 0x4004020C Retention: Retained

| Bits      | 7         | 6                     | 5  | 4                     | 3                       | 2                     | 1                   | 0                           |  |
|-----------|-----------|-----------------------|----|-----------------------|-------------------------|-----------------------|---------------------|-----------------------------|--|
| SW Access | R         | RW                    |    | RW                    |                         | RW                    |                     | RW                          |  |
| HW Access | F         | R                     |    | R                     |                         | ₹                     | F                   | ₹                           |  |
| Name      | PRT2_INT  | PRT2_INTTYPE3 [7:6]   |    | ΓΥΡΕ2 [5:4]           | PRT2_INT                | TYPE1 [3:2]           | PRT2_INTTYPE0 [1:0] |                             |  |
| Bits      | 15        | 14                    | 13 | 12                    | 11                      | 10                    | 9                   | 8                           |  |
| SW Access | RW        |                       | R  | RW                    |                         | RW                    |                     | W                           |  |
| HW Access | F         | R                     |    | R                     |                         | R                     |                     | R                           |  |
| Name      | PRT2_INTT | PRT2_INTTYPE7 [15:14] |    | PRT2_INTTYPE6 [13:12] |                         | PRT2_INTTYPE5 [11:10] |                     | PRT2_INTTYPE4 [9:8]         |  |
| Bits      | 23        | 22                    | 21 | 20                    | 19                      | 18                    | 17                  | 16                          |  |
| SW Access |           | None                  |    | RW                    |                         |                       | RW                  |                             |  |
| HW Access |           | None                  |    | R                     |                         |                       | R                   |                             |  |
| Name      |           | None [23:21]          |    |                       | PRT2_FLT_SELECT [20:18] |                       |                     | PRT2_INTTYPE_FLT<br>[17:16] |  |
| Bits      | 31        | 30                    | 29 | 28                    | 27                      | 26                    | 25                  | 24                          |  |
| SW Access |           |                       |    | None                  |                         |                       |                     |                             |  |
| HW Access |           | None                  |    |                       |                         |                       |                     |                             |  |
| Name      |           |                       |    | None                  | [31:24]                 |                       |                     |                             |  |

| Bits    | Name             | Description                                                                                                     |
|---------|------------------|-----------------------------------------------------------------------------------------------------------------|
| 20 : 18 | PRT2_FLT_SELECT  | Selects which pin is routed through the 50ns glitch filter to provide a glitch-safe interrupt. Default Value: 0 |
| 17 : 16 | PRT2_INTTYPE_FLT | Sets which edge will trigger an IRQ for the glitch filtered pin (selected by FLT_SELECT). Default Value: 0      |
|         |                  | 0x0: DISABLE: Disabled                                                                                          |
|         |                  | 0x1: RISING:<br>Rising edge                                                                                     |
|         |                  | 0x2: FALLING:<br>Falling edge                                                                                   |
|         |                  | 0x3: BOTH: Both rising and falling edges                                                                        |
| 15 : 14 | PRT2_INTTYPE7    | Sets which edge will trigger an IRQ for Pin 7. See the description of INTTYPE0 for details. Default Value: 0    |



#### 5.1.16 PRT2\_INTCFG (continued) 13:12 PRT2\_INTTYPE6 Sets which edge will trigger an IRQ for Pin 6. See the description of INTTYPE0 for details. Default Value: 0 11:10 PRT2\_INTTYPE5 Sets which edge will trigger an IRQ for Pin 5. See the description of INTTYPE0 for details. Default Value: 0 9:8 PRT2\_INTTYPE4 Sets which edge will trigger an IRQ for Pin 4. See the description of INTTYPE0 for details. Default Value: 0 7:6 PRT2\_INTTYPE3 Sets which edge will trigger an IRQ for Pin 3. See the description of INTTYPE0 for details. Default Value: 0 5:4 PRT2\_INTTYPE2 Sets which edge will trigger an IRQ for Pin 2. See the description of INTTYPE0 for details. Default Value: 0 3:2 PRT2\_INTTYPE1 Sets which edge will trigger an IRQ for Pin 1. See the description of INTTYPE0 for details. Default Value: 0 1:0 PRT2\_INTTYPE0 Sets which edge will trigger an IRQ for Pin 0. Default Value: 0 0x0: DISABLE: Disabled 0x1: RISING: Rising edge 0x2: FALLING: Falling edge

0x3: BOTH:

Both rising and falling edges



# **5.1.17 PRT2\_INTSTAT**

Port IRQ Status Register Address: 0x40040210 Retention: Retained

| Bits      | 7           | 6    | 5  | 4            | 3          | 2  | 1  | 0       |  |  |
|-----------|-------------|------|----|--------------|------------|----|----|---------|--|--|
| SW Access |             | RW1C |    |              |            |    |    |         |  |  |
| HW Access |             |      |    | ,            | 4          |    |    |         |  |  |
| Name      |             |      |    | PRT2_INT     | STAT [7:0] |    |    |         |  |  |
| Bits      | 15          | 14   | 13 | 12           | 11         | 10 | 9  | 8       |  |  |
| SW Access | None        |      |    |              |            |    |    |         |  |  |
| HW Access |             | None |    |              |            |    |    |         |  |  |
| Name      | None [15:9] |      |    |              |            |    |    |         |  |  |
| Bits      | 23          | 22   | 21 | 20           | 19         | 18 | 17 | 16      |  |  |
| SW Access |             |      |    | F            | ₹          | 1  |    |         |  |  |
| HW Access |             |      |    | V            | V          |    |    |         |  |  |
| Name      |             |      |    | PRT2_P       | S [23:16]  |    |    |         |  |  |
| Bits      | 31          | 30   | 29 | 28           | 27         | 26 | 25 | 24      |  |  |
| SW Access |             |      |    | None         |            |    |    | R       |  |  |
| HW Access |             |      |    | None         |            |    |    | W       |  |  |
| Name      |             |      |    | None [31:25] |            |    |    | PRT2_PS |  |  |

| Bits    | Name             | Description                                                                                                                                                                            |
|---------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24      | PRT2_PS_FLT      | This is a duplicate of the contents of the PS register, provided here to allow reading of both pin state and interrupt state of the port in a single read operation.  Default Value: 0 |
| 23 : 16 | PRT2_PS          | This is a duplicate of the contents of the PS register, provided here to allow reading of both pin state and interrupt state of the port in a single read operation.  Default Value: 0 |
| 8       | PRT2_INTSTAT_FLT | Deglitched interrupt pending (selected by FLT_SELECT).  Default Value: 0                                                                                                               |
| 7:0     | PRT2_INTSTAT     | Bit n indicates interrupt pending on pin #n. Firmware writes 1 to clear the interrupt. Default Value: 0                                                                                |



### 5.1.18 PRT2\_PC2

Port Secondary Configuration Register

Address: 0x40040218 Retention: Retained

| Bits      | 7    | 6    | 5  | 4        | 3          | 2  | 1  | 0  |  |  |  |
|-----------|------|------|----|----------|------------|----|----|----|--|--|--|
| SW Access | RW   |      |    |          |            |    |    |    |  |  |  |
| HW Access | R    |      |    |          |            |    |    |    |  |  |  |
| Name      |      |      |    | PRT2_INP | _DIS [7:0] |    |    |    |  |  |  |
| Bits      | 15   | 14   | 13 | 12       | 11         | 10 | 9  | 8  |  |  |  |
| SW Access |      | None |    |          |            |    |    |    |  |  |  |
| HW Access | None |      |    |          |            |    |    |    |  |  |  |
| Name      |      |      |    | None     | [15:8]     |    |    |    |  |  |  |
| Bits      | 23   | 22   | 21 | 20       | 19         | 18 | 17 | 16 |  |  |  |
| SW Access |      |      |    | No       | ne         |    |    |    |  |  |  |
| HW Access |      |      |    | No       | ne         |    |    |    |  |  |  |
| Name      |      |      |    | None [   | 23:16]     |    |    |    |  |  |  |
| Bits      | 31   | 30   | 29 | 28       | 27         | 26 | 25 | 24 |  |  |  |
| SW Access |      |      |    | No       | ne         |    |    |    |  |  |  |
| HW Access |      |      |    | No       | ne         |    |    |    |  |  |  |
| Name      |      |      |    | None [   | 31:241     |    |    |    |  |  |  |

| Bits | Name | Description |
|------|------|-------------|
|------|------|-------------|

7:0 PRT2\_INP\_DIS

Disables the input buffer indepent of the port control drive mode (PC.DM). This bit should be set when analog signals are present on the pin and PC.DM != 0 is required to use the output driver. One bit is used for each pin: bit 0 for Pin 0, bit 1 for Pin 1 etc.

Default Value: 0



### 5.1.19 PRT3\_DR

Port Output Data Register

Address: 0x40040300 Retention: Retained

| Bits      | 7  | 6    | 5  | 4        | 3          | 2  | 1  | 0  |  |  |  |
|-----------|----|------|----|----------|------------|----|----|----|--|--|--|
| SW Access | RW |      |    |          |            |    |    |    |  |  |  |
| HW Access |    |      |    | F        | ₹          |    |    |    |  |  |  |
| Name      |    |      |    | PRT3_DAT | AREG [7:0] |    |    |    |  |  |  |
| Bits      | 15 | 14   | 13 | 12       | 11         | 10 | 9  | 8  |  |  |  |
| SW Access |    | None |    |          |            |    |    |    |  |  |  |
| HW Access |    | None |    |          |            |    |    |    |  |  |  |
| Name      |    |      |    | None     | [15:8]     |    |    |    |  |  |  |
| Bits      | 23 | 22   | 21 | 20       | 19         | 18 | 17 | 16 |  |  |  |
| SW Access |    |      |    | No       | ne         |    |    |    |  |  |  |
| HW Access |    |      |    | No       | ne         |    |    |    |  |  |  |
| Name      |    |      |    | None [   | [23:16]    |    |    |    |  |  |  |
| Bits      | 31 | 30   | 29 | 28       | 27         | 26 | 25 | 24 |  |  |  |
| SW Access |    |      |    | No       | ne         |    |    |    |  |  |  |
| HW Access |    |      |    | No       | ne         |    |    |    |  |  |  |
| Name      |    |      |    | None [   | 31:241     |    |    |    |  |  |  |

| Bits | Name         | Description                                                                                                                                                                            |
|------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0  | PRT3_DATAREG | The data written to this register specifies the high ('1') or low ('0') state for a specific pin. One bit is used for each pin: bit 0 for Pin 0, bit 1 for Pin 1 etc. Default Value: 0 |



### 5.1.20 PRT3\_PS

Port Pin State Register Address: 0x40040304 Retention: Not Retained

| Bits      | 7           | 6                   | 5  | 4    | 3       | 2  | 1  | 0  |  |  |  |
|-----------|-------------|---------------------|----|------|---------|----|----|----|--|--|--|
| SW Access | R           |                     |    |      |         |    |    |    |  |  |  |
| HW Access |             | W                   |    |      |         |    |    |    |  |  |  |
| Name      |             | PRT3_PINSTATE [7:0] |    |      |         |    |    |    |  |  |  |
| Bits      | 15          | 14                  | 13 | 12   | 11      | 10 | 9  | 8  |  |  |  |
| SW Access | None        |                     |    |      |         |    |    |    |  |  |  |
| HW Access |             | None                |    |      |         |    |    |    |  |  |  |
| Name      | None [15:9] |                     |    |      |         |    |    |    |  |  |  |
| Bits      | 23          | 22                  | 21 | 20   | 19      | 18 | 17 | 16 |  |  |  |
| SW Access |             |                     |    | No   | ne      | '  |    |    |  |  |  |
| HW Access |             |                     |    | No   | one     |    |    |    |  |  |  |
| Name      |             |                     |    | None | [23:16] |    |    |    |  |  |  |
| Bits      | 31          | 30                  | 29 | 28   | 27      | 26 | 25 | 24 |  |  |  |
| SW Access |             |                     |    | No   | one     |    |    |    |  |  |  |
| HW Access |             |                     |    | No   | one     |    |    |    |  |  |  |
| Name      |             |                     |    | None | [31:24] |    |    |    |  |  |  |

| Bits | Name              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8    | PRT3_PINSTATE_FLT | Reads of this register return the logical state of the filtered pin. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 7:0  | PRT3_PINSTATE     | Reads of this register return the logical state of the corresponding I/O pin. The data read from this register specifies the logical state of the pin:  1: Reads HIGH if the pin voltage is above the input buffer threshold, logic high.  0: Reads LOW if the pin voltage is below that threshold, logic low.  If the drive mode for the pin is set to high Z Analog, the pin state will read 0 independent of the voltage on the pin.  One bit is used for each pin: bit 0 for Pin 0, bit 1 for Pin 1 etc.  Default Value: 0 |



# 5.1.21 PRT3\_PC

Port Configuration Register

Address: 0x40040308 Retention: Retained

| Bits             | 7        | 6                 | 5                | 4              | 3                              | 2               | 1            | 0          |  |
|------------------|----------|-------------------|------------------|----------------|--------------------------------|-----------------|--------------|------------|--|
| SW Access        | R'       | W                 |                  | RW             | l                              |                 | RW           | <u> </u>   |  |
| HW Access        | F        | R                 |                  | R              |                                |                 | R            |            |  |
| Name             | PRT3_D   | PRT3_DM2 [7:6]    |                  | PRT3_DM1 [5:3] |                                |                 | PRT3_DM [2:0 | ]          |  |
| Bits             | 15       | 14                | 13               | 12             | 11                             | 10              | 9            | 8          |  |
| SW Access        | RW       |                   | RW               |                |                                | RW              |              |            |  |
| HW Access        | R        |                   | R                |                |                                | R               |              |            |  |
| Name             | PRT3_DM5 | Р                 | PRT3_DM4 [14:12] |                |                                | PRT3_DM3 [11:9] |              |            |  |
| Bits             | 23       | 22                | 21               | 20             | 19                             | 18              | 17           | 16         |  |
| SW Access        |          | RW                |                  |                | RW                             |                 |              | RW         |  |
| HW Access        | 1        | R                 |                  |                | R                              |                 | R            |            |  |
| Name             | PF       | RT3_DM7 [23::     | 21]              | P              | PRT3_DM6 [20:18] PRT3_DM5 [17: |                 |              | M5 [17:16] |  |
| Bits             | 31       | 30                | 29               | 28             | 27                             | 26              | 25           | 24         |  |
| SW Access        |          |                   | No               | one            |                                |                 | RW           | RW         |  |
|                  | +        | None              |                  |                |                                |                 | R            | R          |  |
| <b>HW Access</b> |          | None None [31:26] |                  |                |                                | K               | "            |            |  |

| Bits    | Name           | Description                                                                                        |
|---------|----------------|----------------------------------------------------------------------------------------------------|
| 25      | PRT3_SLOW      | This bit controls the output edge rate of all pins on the port: 0: fast. 1: slow. Default Value: 0 |
| 24      | PRT3_VTRIP_SEL | Alters the input buffer voltage. 0: CMOS 1: LVTTL Default Value: 0                                 |
| 23 : 21 | PRT3_DM7       | The GPIO drive mode for Pin 7 See the description of DM0 for details. Default Value: 0             |
| 20 : 18 | PRT3_DM6       | The GPIO drive mode for Pin 6. See the description of DM0 for details. Default Value: 0            |
| 17 : 15 | PRT3_DM5       | The GPIO drive mode for Pin 5. See the description of DM0 for details. Default Value: 0            |
| 14 : 12 | PRT3_DM4       | The GPIO drive mode for Pin 4. See the description of DM0 for details. Default Value: 0            |



### **5.1.21** PRT3\_PC (continued)

| 11 : 9 | PRT3_DM3 | The GPIO drive mode for Pin 3. See the description of DM0 for details. Default Value: 0 |
|--------|----------|-----------------------------------------------------------------------------------------|
| 8:6    | PRT3_DM2 | The GPIO drive mode for Pin 2. See the description of DM0 for details. Default Value: 0 |
| 5:3    | PRT3_DM1 | The GPIO drive mode for Pin 1. See the description of DM0 for details. Default Value: 0 |
| 2:0    | PRT3_DM  | The GPIO drive mode for a Pin 0.                                                        |

Note: when initializing IO's that are connected to a live bus (such as I2C), make sure the IO-Ma-

trix is properly configured (HSIOM\_PRT3\_SELx) before turning the IO on here to avoid produc-

ing glitches on the bus.

Default Value: 0

0x0: OFF:

Mode 0 (analog mode): Output buffer off (high Z). Input buffer off.

0x1: INPUT:

Mode 1: Output buffer off (high Z). Input buffer on.

0x2: 0 PU:

Mode 2: Strong pull down ('0'), weak/resistive pull up (PU). Input buffer on.

0x3: PD\_1:

Mode 3: Weak/resistive pull down (PD), strong pull up ('1'). Input buffer on.

0x4: 0\_Z:

Mode 4: Strong pull down ('0'), open drain (pull up off). Input buffer on.

0x5: Z 1:

Mode 5: Open drain (pull down off), strong pull up ('1'). Input buffer on.

0x6: 0\_1:

Mode 6: Strong pull down ('0'), strong pull up ('1'). Input buffer on.

0x7: PD\_PU:

Mode 7: Weak/resistive pull down (PD), weak/resistive pull up (PU). Input buffer on.



# 5.1.22 PRT3\_INTCFG

Port IRQ Configuration Register

Address: 0x4004030C Retention: Retained

| Bits      | 7                     | 6            | 5                     | 4                   | 3                     | 2           | 1                           | 0  |
|-----------|-----------------------|--------------|-----------------------|---------------------|-----------------------|-------------|-----------------------------|----|
| SW Access | R                     | W            | RW                    |                     | R                     | W           | RW                          |    |
| HW Access | F                     | R            |                       | R                   |                       | R           | F                           | ₹  |
| Name      | PRT3_INTTYPE3 [7:6]   |              | PRT3_INT              | PRT3_INTTYPE2 [5:4] |                       | TYPE1 [3:2] | PRT3_INTTYPE0 [1:0          |    |
| Bits      | 15                    | 14           | 13                    | 12                  | 11                    | 10          | 9                           | 8  |
| SW Access | RW                    |              | R'                    | W                   | R                     | RW          |                             | W  |
| HW Access | R                     |              | R                     |                     | R                     |             | R                           |    |
| Name      | PRT3_INTTYPE7 [15:14] |              | PRT3_INTTYPE6 [13:12] |                     | PRT3_INTTYPE5 [11:10] |             | PRT3_INTTYPE4 [9:8]         |    |
| Bits      | 23                    | 22           | 21                    | 20                  | 19                    | 18          | 17                          | 16 |
| SW Access |                       | None         |                       |                     | RW                    | RW          |                             |    |
| HW Access |                       | None         |                       | R                   |                       |             | R                           |    |
| Name      |                       | None [23:21] |                       | PRT3_               | FLT_SELECT            | [20:18]     | PRT3_INTTYPE_FLT<br>[17:16] |    |
| Bits      | 31                    | 30           | 29                    | 28                  | 27                    | 26          | 25                          | 24 |
| SW Access |                       |              |                       | No                  | one                   |             |                             |    |
| HW Access |                       |              |                       | No                  | one                   |             |                             |    |
| Name      |                       |              |                       | None                | [31:24]               |             |                             |    |

| Bits    | Name             | Description                                                                                                     |
|---------|------------------|-----------------------------------------------------------------------------------------------------------------|
| 20 : 18 | PRT3_FLT_SELECT  | Selects which pin is routed through the 50ns glitch filter to provide a glitch-safe interrupt. Default Value: 0 |
| 17 : 16 | PRT3_INTTYPE_FLT | Sets which edge will trigger an IRQ for the glitch filtered pin (selected by FLT_SELECT). Default Value: 0      |
|         |                  | 0x0: DISABLE: Disabled                                                                                          |
|         |                  | 0x1: RISING:<br>Rising edge                                                                                     |
|         |                  | 0x2: FALLING:<br>Falling edge                                                                                   |
|         |                  | 0x3: BOTH: Both rising and falling edges                                                                        |
| 15 : 14 | PRT3_INTTYPE7    | Sets which edge will trigger an IRQ for Pin 7. See the description of INTTYPE0 for details. Default Value: 0    |



#### 5.1.22 PRT3\_INTCFG (continued) 13:12 PRT3\_INTTYPE6 Sets which edge will trigger an IRQ for Pin 6. See the description of INTTYPE0 for details. Default Value: 0 11:10 PRT3\_INTTYPE5 Sets which edge will trigger an IRQ for Pin 5. See the description of INTTYPE0 for details. Default Value: 0 9:8 Sets which edge will trigger an IRQ for Pin 4. See the description of INTTYPE0 for details. PRT3\_INTTYPE4 Default Value: 0 7:6 PRT3\_INTTYPE3 Sets which edge will trigger an IRQ for Pin 3. See the description of INTTYPE0 for details. Default Value: 0 5:4 PRT3\_INTTYPE2 Sets which edge will trigger an IRQ for Pin 2. See the description of INTTYPE0 for details. Default Value: 0 3:2 PRT3\_INTTYPE1 Sets which edge will trigger an IRQ for Pin 1. See the description of INTTYPE0 for details. Default Value: 0 1:0 PRT3\_INTTYPE0 Sets which edge will trigger an IRQ for Pin 0. Default Value: 0 0x0: DISABLE: Disabled 0x1: RISING: Rising edge 0x2: FALLING: Falling edge

0x3: BOTH:

Both rising and falling edges



# **5.1.23 PRT3\_INTSTAT**

Port IRQ Status Register Address: 0x40040310 Retention: Retained

| Bits      | 7           | 6    | 5  | 4        | 3                    | 2        | 1  | 0    |
|-----------|-------------|------|----|----------|----------------------|----------|----|------|
| SW Access |             |      |    | RW       | 1C                   |          |    |      |
| HW Access |             |      |    | A        | ٨                    |          |    |      |
| Name      |             |      |    | PRT3_INT | STAT [7:0]           |          |    |      |
| Bits      | 15          | 14   | 13 | 12       | 11                   | 10       | 9  | 8    |
| SW Access |             | None |    |          |                      |          |    | RW1C |
| HW Access |             | None |    |          |                      | А        |    |      |
| Name      | None [15:9] |      |    |          | PRT3_INTS<br>TAT_FLT |          |    |      |
| Bits      | 23          | 22   | 21 | 20       | 19                   | 18       | 17 | 16   |
| SW Access |             |      |    | F        | ?                    |          |    |      |
| HW Access |             |      |    | V        | V                    |          |    |      |
| Name      |             |      |    | PRT3_P   | S [23:16]            |          |    |      |
| Bits      | 31          | 30   | 29 | 28       | 27                   | 26       | 25 | 24   |
| SW Access |             | None |    |          |                      | R        |    |      |
| HW Access |             |      |    | None     |                      |          |    | W    |
| Name      |             |      |    |          |                      | PRT3_PS_ |    |      |

| Bits    | Name             | Description                                                                                                                                                                            |
|---------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24      | PRT3_PS_FLT      | This is a duplicate of the contents of the PS register, provided here to allow reading of both pin state and interrupt state of the port in a single read operation.  Default Value: 0 |
| 23 : 16 | PRT3_PS          | This is a duplicate of the contents of the PS register, provided here to allow reading of both pin state and interrupt state of the port in a single read operation.  Default Value: 0 |
| 8       | PRT3_INTSTAT_FLT | Deglitched interrupt pending (selected by FLT_SELECT). Default Value: 0                                                                                                                |
| 7:0     | PRT3_INTSTAT     | Bit n indicates interrupt pending on pin #n. Firmware writes 1 to clear the interrupt. Default Value: 0                                                                                |



### 5.1.24 PRT3\_PC2

Port Secondary Configuration Register

Address: 0x40040318 Retention: Retained

| Bits      | 7           | 6    | 5  | 4        | 3           | 2  | 1  | 0  |
|-----------|-------------|------|----|----------|-------------|----|----|----|
| SW Access |             |      |    | R        | W           |    |    |    |
| HW Access |             |      |    | F        | ₹           |    |    |    |
| Name      |             |      |    | PRT3_INF | P_DIS [7:0] |    |    |    |
| Bits      | 15          | 14   | 13 | 12       | 11          | 10 | 9  | 8  |
| SW Access |             | None |    |          |             |    |    |    |
| HW Access |             | None |    |          |             |    |    |    |
| Name      | None [15:8] |      |    |          |             |    |    |    |
| Bits      | 23          | 22   | 21 | 20       | 19          | 18 | 17 | 16 |
| SW Access |             |      |    | No       | ne          |    |    |    |
| HW Access |             |      |    | No       | ne          |    |    |    |
| Name      |             |      |    | None     | [23:16]     |    |    |    |
| Bits      | 31          | 30   | 29 | 28       | 27          | 26 | 25 | 24 |
| SW Access |             |      |    | No       | ne          |    |    |    |
| HW Access |             | None |    |          |             |    |    |    |
| Name      |             |      |    | None     | [31:24]     |    |    |    |

| Bits | Name | Description |
|------|------|-------------|
|------|------|-------------|

7:0 PRT3\_INP\_DIS

Disables the input buffer indepent of the port control drive mode (PC.DM). This bit should be set when analog signals are present on the pin and PC.DM != 0 is required to use the output driver. One bit is used for each pin: bit 0 for Pin 0, bit 1 for Pin 1 etc.

Default Value: 0



### 5.1.25 PRT4\_DR

Port Output Data Register

Address: 0x40040400
Retention: Retained

| Bits      | 7           | 6                  | 5  | 4      | 3      | 2  | 1  | 0  |
|-----------|-------------|--------------------|----|--------|--------|----|----|----|
| SW Access |             |                    |    | R      | N      |    |    |    |
| HW Access |             |                    |    | F      | ?      |    |    |    |
| Name      |             | PRT4_DATAREG [7:0] |    |        |        |    |    |    |
| Bits      | 15          | 14                 | 13 | 12     | 11     | 10 | 9  | 8  |
| SW Access |             | None               |    |        |        |    |    |    |
| HW Access |             | None               |    |        |        |    |    |    |
| Name      | None [15:8] |                    |    |        |        |    |    |    |
| Bits      | 23          | 22                 | 21 | 20     | 19     | 18 | 17 | 16 |
| SW Access |             |                    |    | No     | ne     |    |    |    |
| HW Access |             |                    |    | No     | ne     |    |    |    |
| Name      |             |                    |    | None [ | 23:16] |    |    |    |
| Bits      | 31          | 30                 | 29 | 28     | 27     | 26 | 25 | 24 |
| SW Access |             |                    |    | No     | ne     |    |    |    |
| HW Access | None        |                    |    |        |        |    |    |    |
| Name      |             |                    |    | None [ | 31.241 |    |    |    |

| Bits | Name         | Description                                                                                               |
|------|--------------|-----------------------------------------------------------------------------------------------------------|
| 7:0  | PRT4_DATAREG | The data written to this register specifies the high ('1') or low ('0') state for a specific pin. One bit |
|      |              | is used for each pin: bit 0 for Pin 0, bit 1 for Pin 1 etc.                                               |

Default Value: 0



# 5.1.26 PRT4\_PS

Port Pin State Register Address: 0x40040404 Retention: Not Retained

| Bits      | 7           | 6    | 5  | 4        | 3                    | 2  | 1  | 0  |
|-----------|-------------|------|----|----------|----------------------|----|----|----|
| SW Access |             |      |    |          | R                    |    |    |    |
| HW Access |             |      |    | V        | N                    |    |    |    |
| Name      |             |      |    | PRT4_PIN | STATE [7:0]          |    |    |    |
| Bits      | 15          | 14   | 13 | 12       | 11                   | 10 | 9  | 8  |
| SW Access |             | None |    |          |                      |    | R  |    |
| HW Access |             | None |    |          |                      | W  |    |    |
| Name      | None [15:9] |      |    |          | PRT4_PIN<br>TATE_FLT |    |    |    |
| Bits      | 23          | 22   | 21 | 20       | 19                   | 18 | 17 | 16 |
| SW Access |             |      |    | No       | one                  |    |    |    |
| HW Access |             |      |    | No       | one                  |    |    |    |
| Name      |             |      |    | None     | [23:16]              |    |    |    |
| Bits      | 31          | 30   | 29 | 28       | 27                   | 26 | 25 | 24 |
| SW Access |             |      |    | No       | one                  |    |    |    |
| HW Access | None        |      |    |          |                      |    |    |    |
| Name      |             |      |    | None     | [31:24]              |    |    |    |

| Bits | Name              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8    | PRT4_PINSTATE_FLT | Reads of this register return the logical state of the filtered pin.  Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 7:0  | PRT4_PINSTATE     | Reads of this register return the logical state of the corresponding I/O pin. The data read from this register specifies the logical state of the pin:  1: Reads HIGH if the pin voltage is above the input buffer threshold, logic high.  0: Reads LOW if the pin voltage is below that threshold, logic low.  If the drive mode for the pin is set to high Z Analog, the pin state will read 0 independent of the voltage on the pin.  One bit is used for each pin: bit 0 for Pin 0, bit 1 for Pin 1 etc.  Default Value: 0 |



# 5.1.27 PRT4\_PC

Port Configuration Register

Address: 0x40040408 Retention: Retained

| Bits      | 7                  | 6             | 5             | 4                | 3             | 2                  | 1                | 0  |  |
|-----------|--------------------|---------------|---------------|------------------|---------------|--------------------|------------------|----|--|
| SW Access | R                  | W             |               | RW               |               |                    | RW               | RW |  |
| HW Access | F                  | र             |               | R                |               |                    | R                |    |  |
| Name      | PRT4_D             | M2 [7:6]      | F             | PRT4_DM1 [5:     | 3]            |                    | PRT4_DM [2:0     | ]  |  |
| Bits      | 15                 | 14            | 13            | 12               | 11            | 10                 | 9                | 8  |  |
| SW Access | RW                 |               | RW            |                  |               | RW                 |                  | RW |  |
| HW Access | R                  |               | R             |                  |               | R                  |                  | R  |  |
| Name      | PRT4_DM5           | Р             | RT4_DM4 [14:1 | 12]              | Р             | RT4_DM3 [11        | 9] PRT4_DM2      |    |  |
| Bits      | 23                 | 22            | 21            | 20               | 19            | 18                 | 17               | 16 |  |
| SW Access |                    | RW            |               | RW               |               |                    | RW               |    |  |
| HW Access |                    | R             |               | R                |               |                    | R                |    |  |
| Name      | PF                 | RT4_DM7 [23:: | 21]           | PRT4_DM6 [20:18] |               |                    | PRT4_DM5 [17:16] |    |  |
| Bits      | 31                 | 30            | 29            | 28               | 27            | 26                 | 25               | 24 |  |
| SW Access |                    |               | No            | None             |               |                    | RW               | RW |  |
| HW Access |                    |               |               |                  | None          |                    |                  | R  |  |
| Name      | None [31:26] PRT4_ |               |               |                  | PRT4_SLO<br>W | PRT4_VTRI<br>P_SEL |                  |    |  |

| Bits    | Name           | Description                                                                                        |
|---------|----------------|----------------------------------------------------------------------------------------------------|
| 25      | PRT4_SLOW      | This bit controls the output edge rate of all pins on the port: 0: fast. 1: slow. Default Value: 0 |
| 24      | PRT4_VTRIP_SEL | Alters the input buffer voltage. 0: CMOS 1: LVTTL Default Value: 0                                 |
| 23 : 21 | PRT4_DM7       | The GPIO drive mode for Pin 7 See the description of DM0 for details. Default Value: 0             |
| 20 : 18 | PRT4_DM6       | The GPIO drive mode for Pin 6. See the description of DM0 for details. Default Value: 0            |
| 17 : 15 | PRT4_DM5       | The GPIO drive mode for Pin 5. See the description of DM0 for details. Default Value: 0            |
| 14 : 12 | PRT4_DM4       | The GPIO drive mode for Pin 4. See the description of DM0 for details. Default Value: 0            |



### **5.1.27** PRT4\_PC (continued)

| 11 : 9 | PRT4_DM3 | The GPIO drive mode for Pin 3. See the description of DM0 for details. Default Value: 0 |
|--------|----------|-----------------------------------------------------------------------------------------|
| 8:6    | PRT4_DM2 | The GPIO drive mode for Pin 2. See the description of DM0 for details. Default Value: 0 |
| 5:3    | PRT4_DM1 | The GPIO drive mode for Pin 1. See the description of DM0 for details. Default Value: 0 |
| 2:0    | PRT4_DM  | The GPIO drive mode for a Pin 0.                                                        |

Note: when initializing IO's that are connected to a live bus (such as I2C), make sure the IO-Matrix is properly configured (HSIOM\_PRT4\_SELx) before turning the IO on here to avoid produc-

ing glitches on the bus.

Default Value: 0

0x0: OFF:

Mode 0 (analog mode): Output buffer off (high Z). Input buffer off.

0x1: INPUT:

Mode 1: Output buffer off (high Z). Input buffer on.

0x2: 0 PU:

Mode 2: Strong pull down ('0'), weak/resistive pull up (PU). Input buffer on.

0x3: PD\_1:

Mode 3: Weak/resistive pull down (PD), strong pull up ('1'). Input buffer on.

0x4: 0\_Z:

Mode 4: Strong pull down ('0'), open drain (pull up off). Input buffer on.

0x5: Z 1

Mode 5: Open drain (pull down off), strong pull up ('1'). Input buffer on.

0x6: 0\_1:

Mode 6: Strong pull down ('0'), strong pull up ('1'). Input buffer on.

0x7: PD\_PU:

Mode 7: Weak/resistive pull down (PD), weak/resistive pull up (PU). Input buffer on.



# 5.1.28 PRT4\_INTCFG

Port IRQ Configuration Register

Address: 0x4004040C Retention: Retained

| Bits      | 7                   | 6                     | 5        | 4                     | 3                  | 2                     | 1                           | 0                   |  |
|-----------|---------------------|-----------------------|----------|-----------------------|--------------------|-----------------------|-----------------------------|---------------------|--|
| SW Access | R                   | W                     | R'       | RW                    |                    | W                     | RW                          |                     |  |
| HW Access | F                   | R                     |          | R                     |                    | R                     | R                           |                     |  |
| Name      | PRT4_INTTYPE3 [7:6] |                       | PRT4_INT | ΓΥΡΕ2 [5:4]           | PRT4_INT           | TYPE1 [3:2]           | PRT4_INT                    | TYPE0 [1:0]         |  |
| Bits      | 15                  | 14                    | 13       | 12                    | 11                 | 10                    | 9                           | 8                   |  |
| SW Access | RW                  |                       | RW       |                       | RW                 |                       | R                           | W                   |  |
| HW Access | R                   |                       | R        |                       | R                  |                       | R                           |                     |  |
| Name      | PRT4_INTT           | PRT4_INTTYPE7 [15:14] |          | PRT4_INTTYPE6 [13:12] |                    | PRT4_INTTYPE5 [11:10] |                             | PRT4_INTTYPE4 [9:8] |  |
| Bits      | 23                  | 22                    | 21       | 20                    | 19                 | 18                    | 17                          | 16                  |  |
| SW Access |                     | None                  |          |                       | RW                 | RW                    |                             |                     |  |
| HW Access |                     | None                  |          | R                     |                    |                       | R                           |                     |  |
| Name      |                     | None [23:21]          |          | PRT4_                 | FLT_SELECT [20:18] |                       | PRT4_INTTYPE_FLT<br>[17:16] |                     |  |
| Bits      | 31                  | 30                    | 29       | 28                    | 27                 | 26                    | 25                          | 24                  |  |
| SW Access |                     |                       |          | No                    | one                |                       |                             |                     |  |
| HW Access |                     |                       |          | No                    | one                |                       |                             |                     |  |
| Name      |                     |                       |          | None                  | [31:24]            |                       |                             |                     |  |

| Bits    | Name             | Description                                                                                                     |
|---------|------------------|-----------------------------------------------------------------------------------------------------------------|
| 20 : 18 | PRT4_FLT_SELECT  | Selects which pin is routed through the 50ns glitch filter to provide a glitch-safe interrupt. Default Value: 0 |
| 17 : 16 | PRT4_INTTYPE_FLT | Sets which edge will trigger an IRQ for the glitch filtered pin (selected by FLT_SELECT). Default Value: 0      |
|         |                  | 0x0: DISABLE: Disabled                                                                                          |
|         |                  | 0x1: RISING:<br>Rising edge                                                                                     |
|         |                  | 0x2: FALLING:<br>Falling edge                                                                                   |
|         |                  | 0x3: BOTH: Both rising and falling edges                                                                        |
| 15 : 14 | PRT4_INTTYPE7    | Sets which edge will trigger an IRQ for Pin 7. See the description of INTTYPE0 for details. Default Value: 0    |



#### 5.1.28 PRT4\_INTCFG (continued) 13:12 PRT4\_INTTYPE6 Sets which edge will trigger an IRQ for Pin 6. See the description of INTTYPE0 for details. Default Value: 0 11:10 PRT4\_INTTYPE5 Sets which edge will trigger an IRQ for Pin 5. See the description of INTTYPE0 for details. Default Value: 0 9:8 PRT4\_INTTYPE4 Sets which edge will trigger an IRQ for Pin 4. See the description of INTTYPE0 for details. Default Value: 0 7:6 PRT4\_INTTYPE3 Sets which edge will trigger an IRQ for Pin 3. See the description of INTTYPE0 for details. Default Value: 0 5:4 PRT4\_INTTYPE2 Sets which edge will trigger an IRQ for Pin 2. See the description of INTTYPE0 for details. Default Value: 0 3:2 PRT4\_INTTYPE1 Sets which edge will trigger an IRQ for Pin 1. See the description of INTTYPE0 for details. Default Value: 0 1:0 PRT4\_INTTYPE0 Sets which edge will trigger an IRQ for Pin 0. Default Value: 0 0x0: DISABLE: Disabled 0x1: RISING: Rising edge 0x2: FALLING: Falling edge

0x3: BOTH:

Both rising and falling edges



# **5.1.29 PRT4\_INTSTAT**

Port IRQ Status Register Address: 0x40040410 Retention: Retained

| Bits      | 7  | 6                  | 5  | 4            | 3         | 2  | 1  | 0               |  |  |
|-----------|----|--------------------|----|--------------|-----------|----|----|-----------------|--|--|
| SW Access |    | RW1C               |    |              |           |    |    |                 |  |  |
| HW Access |    |                    |    | P            | ٨         |    |    |                 |  |  |
| Name      |    | PRT4_INTSTAT [7:0] |    |              |           |    |    |                 |  |  |
| Bits      | 15 | 14                 | 13 | 12           | 11        | 10 | 9  | 8               |  |  |
| SW Access |    | None               |    |              |           |    |    |                 |  |  |
| HW Access |    | None               |    |              |           |    |    |                 |  |  |
| Name      |    | None [15:9]        |    |              |           |    |    |                 |  |  |
| Bits      | 23 | 22                 | 21 | 20           | 19        | 18 | 17 | 16              |  |  |
| SW Access |    |                    |    | F            | ₹         |    |    |                 |  |  |
| HW Access |    |                    |    | V            | V         |    |    |                 |  |  |
| Name      |    |                    |    | PRT4_P       | S [23:16] |    |    |                 |  |  |
| Bits      | 31 | 30                 | 29 | 28           | 27        | 26 | 25 | 24              |  |  |
| SW Access |    |                    |    | None         |           |    |    | R               |  |  |
| HW Access |    |                    |    | None         |           |    |    | W               |  |  |
| Name      |    |                    |    | None [31:25] |           |    |    | PRT4_PS_<br>FLT |  |  |

| Bits    | Name             | Description                                                                                                                                                                            |
|---------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24      | PRT4_PS_FLT      | This is a duplicate of the contents of the PS register, provided here to allow reading of both pin state and interrupt state of the port in a single read operation.  Default Value: 0 |
| 23 : 16 | PRT4_PS          | This is a duplicate of the contents of the PS register, provided here to allow reading of both pin state and interrupt state of the port in a single read operation.  Default Value: 0 |
| 8       | PRT4_INTSTAT_FLT | Deglitched interrupt pending (selected by FLT_SELECT). Default Value: 0                                                                                                                |
| 7:0     | PRT4_INTSTAT     | Bit n indicates interrupt pending on pin #n. Firmware writes 1 to clear the interrupt. Default Value: 0                                                                                |



# 5.1.30 PRT4\_PC2

Port Secondary Configuration Register

Address: 0x40040418 Retention: Retained

| Bits      | 7           | 6    | 5  | 4        | 3          | 2  | 1  | 0  |  |  |
|-----------|-------------|------|----|----------|------------|----|----|----|--|--|
| SW Access | RW          |      |    |          |            |    |    |    |  |  |
| HW Access |             |      |    | F        | ?          |    |    |    |  |  |
| Name      |             |      |    | PRT4_INP | _DIS [7:0] |    |    |    |  |  |
| Bits      | 15          | 14   | 13 | 12       | 11         | 10 | 9  | 8  |  |  |
| SW Access |             | None |    |          |            |    |    |    |  |  |
| HW Access | None        |      |    |          |            |    |    |    |  |  |
| Name      | None [15:8] |      |    |          |            |    |    |    |  |  |
| Bits      | 23          | 22   | 21 | 20       | 19         | 18 | 17 | 16 |  |  |
| SW Access |             |      |    | No       | ne         |    |    |    |  |  |
| HW Access |             |      |    | No       | ne         |    |    |    |  |  |
| Name      |             |      |    | None [   | 23:16]     |    |    |    |  |  |
| Bits      | 31          | 30   | 29 | 28       | 27         | 26 | 25 | 24 |  |  |
| SW Access |             |      |    | No       | ne         |    |    |    |  |  |
| HW Access |             |      |    | No       | ne         |    |    |    |  |  |
| Name      |             |      |    | None [   | 31:24]     |    |    |    |  |  |

| Bits | Name | Description |
|------|------|-------------|
|------|------|-------------|

7:0 PRT4\_INP\_DIS

Disables the input buffer indepent of the port control drive mode (PC.DM). This bit should be set when analog signals are present on the pin and PC.DM != 0 is required to use the output driver. One bit is used for each pin: bit 0 for Pin 0, bit 1 for Pin 1 etc.

Default Value: 0

# 6 High Speed I/O Matrix Registers



This section discusses the High Speed I/O Matrix (HSIOM) registers. It lists all the registers in mapping tables, in address order.

# 6.1 Register Details

| Register Name   | Address    |
|-----------------|------------|
| HSIOM_PORT_SEL0 | 0x40010000 |
| HSIOM_PORT_SEL1 | 0x40010004 |
| HSIOM_PORT_SEL2 | 0x40010008 |
| HSIOM_PORT_SEL3 | 0x4001000C |
| HSIOM_PORT_SEL4 | 0x40010010 |



# 6.1.1 HSIOM\_PORT\_SEL0

Port 0 control register.
Address: 0x40010000
Retention: Retained

| Bits      | 7                  | 6        | 5           | 4                 | 3                  | 2          | 1  | 0  |  |
|-----------|--------------------|----------|-------------|-------------------|--------------------|------------|----|----|--|
| SW Access |                    | RW       |             |                   |                    | RW         |    |    |  |
| HW Access |                    | RW       |             |                   |                    | R'         | W  |    |  |
| Name      | HSIOM_SEL1 [7:4]   |          |             |                   | HSIOM_S            | SEL0 [3:0] |    |    |  |
| Bits      | 15                 | 14       | 13          | 12                | 11                 | 10         | 9  | 8  |  |
| SW Access | RW                 |          |             |                   |                    | R'         | W  |    |  |
| HW Access | RW                 |          |             |                   | RW                 |            |    |    |  |
| Name      | HSIOM_SEL3 [15:12] |          |             | HSIOM_SEL2 [11:8] |                    |            |    |    |  |
| Bits      | 23                 | 22       | 21          | 20                | 19                 | 18         | 17 | 16 |  |
| SW Access |                    | R'       | W           |                   | RW                 |            |    |    |  |
| HW Access |                    | R'       | W           |                   | RW                 |            |    |    |  |
| Name      |                    | HSIOM_SE | EL5 [23:20] |                   | HSIOM_SEL4 [19:16] |            |    |    |  |
| Bits      | 31                 | 30       | 29          | 28                | 27                 | 26         | 25 | 24 |  |
| SW Access | RW                 |          |             |                   | RW                 |            |    |    |  |
| HW Access | RW                 |          |             | RW                |                    |            |    |    |  |
| Name      |                    | HSIOM_SE | EL7 [31:28] |                   | HSIOM_SEL6 [27:24] |            |    |    |  |

| Bits    | Name       | Description                                                                                |
|---------|------------|--------------------------------------------------------------------------------------------|
| 31 : 28 | HSIOM_SEL7 | Selects the connection of Pin 7. See the description of SEL0 for details. Default Value: 0 |
| 27 : 24 | HSIOM_SEL6 | Selects the connection of Pin 6. See the description of SEL0 for details. Default Value: 0 |
| 23 : 20 | HSIOM_SEL5 | Selects the connection of Pin 5. See the description of SEL0 for details. Default Value: 0 |
| 19 : 16 | HSIOM_SEL4 | Selects the connection of Pin 4. See the description of SEL0 for details. Default Value: 0 |
| 15 : 12 | HSIOM_SEL3 | Selects the connection of Pin 3. See the description of SEL0 for details. Default Value: 0 |
| 11 : 8  | HSIOM_SEL2 | Selects the connection of Pin 2. See the description of SEL0 for details. Default Value: 0 |
| 7:4     | HSIOM_SEL1 | Selects the connection of Pin 1. See the description of SEL0 for details. Default Value: 0 |



### **6.1.1** HSIOM\_PORT\_SEL0 (continued)

#### 3:0 HSIOM\_SEL0

Selects the connection of Pin 0. Note that the availability of DSI, Active, and Deep Sleep sources depends on the pin. Not all of the below mentioned connections are available on every pin. See the Pinouts section of the device datasheet to know the functions available for each pin. Default Value: 0

#### 0x0: GPIO:

Pin is regular firmware-controlled I/O or connected to dedicated hardware block (Opamp inputs/outputs, SARMUX, SAR reference, LPCOMP inputs) .See the device datasheet for details. Proper configurations of corresponding GPIO\_PRT registers are required to use dedicated hardware signals.

#### 0x1: GPIO\_DSI:

Output is firmware controlled, but OE is controlled from DSI.

#### 0x2: DSI\_DSI:

Both Output and OE are controlled from DSI.

#### 0x3: DSI GPIO:

Output is controlled from DSI, but OE is firmware controlled.

#### 0x4: CSD\_SENSE:

Pin is a CSD sense pin (analog mode)

#### 0x5: CSD\_SHIELD:

Pin is a CSD shield pin (analog mode)

#### 0x6: AMUXA:

Pin is connected to AMUXBUS A.

#### 0x7: AMUXB:

Pin is connected to AMUXBUS B. This mode is also used for CSD GPIO charging. When CSD GPIO charging is enabled in CSD\_CONTROL, digital IO driver is connected to csd\_charge signal (and pin is also still connected to AMUXBUS B).

#### 0x8: ACT 0

Pin specific Active source #0. (TCPWM signals, EXTCLK pin). See the device datasheet for details.

#### 0x9: ACT\_1:

Pin specific Active source #1. (SCB UART signals). See the device datasheet for details.

#### 0xa: ACT\_2:

Reserved

### 0xb: ACT\_3:

Reserved

#### 0xc: LCD\_COM:

LCD common pin. This mode remains active and usable in DeepSleep mode (provided that the LCD block is enabled and properly configured).

### 0xd: LCD\_SEG:

LCD segment pin. This mode remains active and usable in DeepSleep mode (provided that the LCD block is enabled and properly configured).

#### 0xe: DPSLP 0

Pin specific DeepSleep source #0. (SCB I2C signals, SWD signals, WAKEUP pin). See the device datasheet for details.

#### 0xf: DPSLP\_1:

Pin specific DeepSleep source #1. (SCB SPI signals). See the device datasheet for details.



# 6.1.2 HSIOM\_PORT\_SEL1

Port 1 control register.
Address: 0x40010004
Retention: Retained

| Bits      | 7                  | 6           | 5           | 4                 | 3                  | 2          | 1           | 0  |
|-----------|--------------------|-------------|-------------|-------------------|--------------------|------------|-------------|----|
| SW Access |                    | R'          | W           |                   | RW                 |            |             |    |
| HW Access |                    | RW          |             |                   |                    | R          | W           |    |
| Name      | HSIOM_SEL1 [7:4]   |             |             |                   | HSIOM_S            | SEL0 [3:0] |             |    |
| Bits      | 15                 | 15 14 13 12 |             |                   |                    | 10         | 9           | 8  |
| SW Access | RW                 |             |             |                   |                    | R          | W           |    |
| HW Access | RW                 |             |             |                   | RW                 |            |             |    |
| Name      | HSIOM_SEL3 [15:12] |             |             | HSIOM_SEL2 [11:8] |                    |            |             |    |
| Bits      | 23                 | 22          | 21          | 20                | 19                 | 18         | 17          | 16 |
| SW Access |                    | R'          | W           |                   | RW                 |            |             |    |
| HW Access |                    | R'          | W           |                   | RW                 |            |             |    |
| Name      |                    | HSIOM_SE    | EL5 [23:20] |                   |                    | HSIOM_SI   | EL4 [19:16] |    |
| Bits      | 31                 | 30          | 29          | 28                | 27                 | 26         | 25          | 24 |
| SW Access |                    | RW          |             |                   |                    | RW         |             |    |
| HW Access |                    | RW          |             |                   | RW                 |            |             |    |
| Name      |                    | HSIOM SE    | EL7 [31:28] |                   | HSIOM_SEL6 [27:24] |            |             |    |

| Bits    | Name       | Description                                                                                |
|---------|------------|--------------------------------------------------------------------------------------------|
| 31 : 28 | HSIOM_SEL7 | Selects the connection of Pin 7. See the description of SEL0 for details. Default Value: 0 |
| 27 : 24 | HSIOM_SEL6 | Selects the connection of Pin 6. See the description of SEL0 for details. Default Value: 0 |
| 23 : 20 | HSIOM_SEL5 | Selects the connection of Pin 5. See the description of SEL0 for details. Default Value: 0 |
| 19 : 16 | HSIOM_SEL4 | Selects the connection of Pin 4. See the description of SEL0 for details. Default Value: 0 |
| 15 : 12 | HSIOM_SEL3 | Selects the connection of Pin 3. See the description of SEL0 for details. Default Value: 0 |
| 11 : 8  | HSIOM_SEL2 | Selects the connection of Pin 2. See the description of SEL0 for details. Default Value: 0 |
| 7:4     | HSIOM_SEL1 | Selects the connection of Pin 1. See the description of SEL0 for details. Default Value: 0 |



### **6.1.2 HSIOM\_PORT\_SEL1** (continued)

#### 3:0 HSIOM\_SEL0

Selects the connection of Pin 0. Note that the availability of DSI, Active, and Deep Sleep sources depends on the pin. Not all of the below mentioned connections are available on every pin. See the Pinouts section of the device datasheet to know the functions available for each pin. Default Value: 0

#### 0x0: GPIO:

Pin is regular firmware-controlled I/O or connected to dedicated hardware block (Opamp inputs/outputs, SARMUX, SAR reference, LPCOMP inputs) .See the device datasheet for details. Proper configurations of corresponding GPIO\_PRT registers are required to use dedicated hardware signals.

#### 0x1: GPIO\_DSI:

Output is firmware controlled, but OE is controlled from DSI.

#### 0x2: DSI\_DSI:

Both Output and OE are controlled from DSI.

#### 0x3: DSI GPIO:

Output is controlled from DSI, but OE is firmware controlled.

#### 0x4: CSD\_SENSE:

Pin is a CSD sense pin (analog mode)

#### 0x5: CSD\_SHIELD:

Pin is a CSD shield pin (analog mode)

#### 0x6: AMUXA:

Pin is connected to AMUXBUS A.

#### 0x7: AMUXB:

Pin is connected to AMUXBUS B. This mode is also used for CSD GPIO charging. When CSD GPIO charging is enabled in CSD\_CONTROL, digital IO driver is connected to csd\_charge signal (and pin is also still connected to AMUXBUS B).

#### 0x8: ACT 0

Pin specific Active source #0. (TCPWM signals, EXTCLK pin). See the device datasheet for details.

#### 0x9: ACT 1:

Pin specific Active source #1. (SCB UART signals). See the device datasheet for details.

#### 0xa: ACT\_2:

Reserved

### 0xb: ACT\_3:

Reserved

#### 0xc: LCD\_COM:

LCD common pin. This mode remains active and usable in DeepSleep mode (provided that the LCD block is enabled and properly configured).

### 0xd: LCD\_SEG:

LCD segment pin. This mode remains active and usable in DeepSleep mode (provided that the LCD block is enabled and properly configured).

#### 0xe: DPSLP 0

Pin specific DeepSleep source #0. (SCB I2C signals, SWD signals, WAKEUP pin). See the device datasheet for details.

#### 0xf: DPSLP\_1:

Pin specific DeepSleep source #1. (SCB SPI signals). See the device datasheet for details.



# 6.1.3 HSIOM\_PORT\_SEL2

Port 2 control register.
Address: 0x40010008
Retention: Retained

| Bits      | 7                  | 6              | 5            | 4                 | 3                  | 2          | 1           | 0  |
|-----------|--------------------|----------------|--------------|-------------------|--------------------|------------|-------------|----|
| SW Access |                    | R <sup>v</sup> | W            |                   | RW                 |            |             |    |
| HW Access | RW                 |                |              |                   |                    | R          | W           |    |
| Name      | HSIOM_SEL1 [7:4]   |                |              |                   | HSIOM_S            | SEL0 [3:0] |             |    |
| Bits      | 15                 | 14             | 13           | 12                | 11                 | 10         | 9           | 8  |
| SW Access | RW                 |                |              |                   |                    | R          | W           |    |
| HW Access | RW                 |                |              |                   | RW                 |            |             |    |
| Name      | HSIOM_SEL3 [15:12] |                |              | HSIOM_SEL2 [11:8] |                    |            |             |    |
| Bits      | 23                 | 22             | 21           | 20                | 19                 | 18         | 17          | 16 |
| SW Access |                    | R <sup>v</sup> | W            |                   | RW                 |            |             |    |
| HW Access |                    | R <sup>v</sup> | W            |                   | RW                 |            |             |    |
| Name      |                    | HSIOM_SE       | EL5 [23:20]  |                   |                    | HSIOM_SI   | EL4 [19:16] |    |
| Bits      | 31                 | 30             | 29           | 28                | 27                 | 26         | 25          | 24 |
| SW Access | RW                 |                |              | RW                |                    |            |             |    |
| HW Access | RW                 |                |              | RW                |                    |            |             |    |
| Name      |                    | HSIOM_SE       | FI 7 [31:28] |                   | HSIOM_SEL6 [27:24] |            |             |    |

| Bits    | Name       | Description                                                                                |
|---------|------------|--------------------------------------------------------------------------------------------|
| 31 : 28 | HSIOM_SEL7 | Selects the connection of Pin 7. See the description of SEL0 for details. Default Value: 0 |
| 27 : 24 | HSIOM_SEL6 | Selects the connection of Pin 6. See the description of SEL0 for details. Default Value: 0 |
| 23 : 20 | HSIOM_SEL5 | Selects the connection of Pin 5. See the description of SEL0 for details. Default Value: 0 |
| 19 : 16 | HSIOM_SEL4 | Selects the connection of Pin 4. See the description of SEL0 for details. Default Value: 0 |
| 15 : 12 | HSIOM_SEL3 | Selects the connection of Pin 3. See the description of SEL0 for details. Default Value: 0 |
| 11 : 8  | HSIOM_SEL2 | Selects the connection of Pin 2. See the description of SEL0 for details. Default Value: 0 |
| 7:4     | HSIOM_SEL1 | Selects the connection of Pin 1. See the description of SEL0 for details. Default Value: 0 |



### 6.1.3 HSIOM\_PORT\_SEL2 (continued)

#### 3:0 HSIOM\_SEL0

Selects the connection of Pin 0. Note that the availability of DSI, Active, and Deep Sleep sources depends on the pin. Not all of the below mentioned connections are available on every pin. See the Pinouts section of the device datasheet to know the functions available for each pin. Default Value: 0

#### 0x0: GPIO:

Pin is regular firmware-controlled I/O or connected to dedicated hardware block (Opamp inputs/outputs, SARMUX, SAR reference, LPCOMP inputs) .See the device datasheet for details. Proper configurations of corresponding GPIO\_PRT registers are required to use dedicated hardware signals.

#### 0x1: GPIO\_DSI:

Output is firmware controlled, but OE is controlled from DSI.

#### 0x2: DSI DSI

Both Output and OE are controlled from DSI.

#### 0x3: DSI GPIO:

Output is controlled from DSI, but OE is firmware controlled.

#### 0x4: CSD\_SENSE:

Pin is a CSD sense pin (analog mode)

#### 0x5: CSD\_SHIELD:

Pin is a CSD shield pin (analog mode)

#### 0x6: AMUXA:

Pin is connected to AMUXBUS A.

#### 0x7: AMUXB

Pin is connected to AMUXBUS B. This mode is also used for CSD GPIO charging. When CSD GPIO charging is enabled in CSD\_CONTROL, digital IO driver is connected to csd\_charge signal (and pin is also still connected to AMUXBUS B).

#### 0x8: ACT 0

Pin specific Active source #0. (TCPWM signals, EXTCLK pin). See the device datasheet for details.

#### 0x9: ACT 1:

Pin specific Active source #1. (SCB UART signals). See the device datasheet for details.

#### 0xa: ACT\_2:

Reserved

### 0xb: ACT\_3:

Reserved

#### 0xc: LCD\_COM:

LCD common pin. This mode remains active and usable in DeepSleep mode (provided that the LCD block is enabled and properly configured).

### 0xd: LCD\_SEG:

LCD segment pin. This mode remains active and usable in DeepSleep mode (provided that the LCD block is enabled and properly configured).

#### 0xe: DPSLP 0

Pin specific DeepSleep source #0. (SCB I2C signals, SWD signals, WAKEUP pin). See the device datasheet for details.

#### 0xf: DPSLP\_1:

Pin specific DeepSleep source #1. (SCB SPI signals). See the device datasheet for details.



# 6.1.4 HSIOM\_PORT\_SEL3

Port 3 control register.
Address: 0x4001000C
Retention: Retained

| Bits      | 7                  | 6        | 5           | 4                 | 3                  | 2        | 1           | 0  |
|-----------|--------------------|----------|-------------|-------------------|--------------------|----------|-------------|----|
| SW Access |                    | R'       | W           |                   | RW                 |          |             |    |
| HW Access |                    | R'       | W           |                   |                    | R        | W           |    |
| Name      | HSIOM_SEL1 [7:4]   |          |             |                   |                    | HSIOM_S  | SEL0 [3:0]  |    |
| Bits      | 15                 | 14       | 13          | 12                | 11                 | 10       | 9           | 8  |
| SW Access |                    | RW       |             |                   |                    | R        | W           |    |
| HW Access | RW                 |          |             |                   | RW                 |          |             |    |
| Name      | HSIOM_SEL3 [15:12] |          |             | HSIOM_SEL2 [11:8] |                    |          |             |    |
| Bits      | 23                 | 22       | 21          | 20                | 19                 | 18       | 17          | 16 |
| SW Access |                    | R'       | W           |                   | RW                 |          |             |    |
| HW Access |                    | R'       | W           |                   | RW                 |          |             |    |
| Name      |                    | HSIOM_SE | EL5 [23:20] |                   |                    | HSIOM_SI | EL4 [19:16] |    |
| Bits      | 31                 | 30       | 29          | 28                | 27                 | 26       | 25          | 24 |
| SW Access | RW                 |          |             |                   | RW                 |          |             |    |
| HW Access | RW                 |          |             |                   | RW                 |          |             |    |
| Name      |                    | HSIOM SE | EL7 [31:28] |                   | HSIOM_SEL6 [27:24] |          |             |    |

| Bits    | Name       | Description                                                                                               |
|---------|------------|-----------------------------------------------------------------------------------------------------------|
| 31 : 28 | HSIOM_SEL7 | Selects the connection of Pin 7. See the description of SEL0 for details. Default Value: 0 $$             |
| 27 : 24 | HSIOM_SEL6 | Selects the connection of Pin 6. See the description of SEL0 for details. Default Value: 0                |
| 23:20   | HSIOM_SEL5 | Selects the connection of Pin 5. See the description of SEL0 for details. Default Value: $\boldsymbol{0}$ |
| 19 : 16 | HSIOM_SEL4 | Selects the connection of Pin 4. See the description of SEL0 for details. Default Value: 0                |
| 15 : 12 | HSIOM_SEL3 | Selects the connection of Pin 3. See the description of SEL0 for details. Default Value: 0 $$             |
| 11 : 8  | HSIOM_SEL2 | Selects the connection of Pin 2. See the description of SEL0 for details. Default Value: $\boldsymbol{0}$ |
| 7:4     | HSIOM_SEL1 | Selects the connection of Pin 1. See the description of SEL0 for details. Default Value: 0                |



### 6.1.4 HSIOM\_PORT\_SEL3 (continued)

#### 3:0 HSIOM\_SEL0

Selects the connection of Pin 0. Note that the availability of DSI, Active, and Deep Sleep sources depends on the pin. Not all of the below mentioned connections are available on every pin. See the Pinouts section of the device datasheet to know the functions available for each pin. Default Value: 0

#### 0x0: GPIO:

Pin is regular firmware-controlled I/O or connected to dedicated hardware block (Opamp inputs/outputs, SARMUX, SAR reference, LPCOMP inputs) .See the device datasheet for details. Proper configurations of corresponding GPIO\_PRT registers are required to use dedicated hardware signals.

#### 0x1: GPIO\_DSI:

Output is firmware controlled, but OE is controlled from DSI.

#### 0x2: DSI DSI

Both Output and OE are controlled from DSI.

#### 0x3: DSI GPIO:

Output is controlled from DSI, but OE is firmware controlled.

#### 0x4: CSD\_SENSE:

Pin is a CSD sense pin (analog mode)

#### 0x5: CSD\_SHIELD:

Pin is a CSD shield pin (analog mode)

#### 0x6: AMUXA:

Pin is connected to AMUXBUS A.

#### 0x7: AMUXB

Pin is connected to AMUXBUS B. This mode is also used for CSD GPIO charging. When CSD GPIO charging is enabled in CSD\_CONTROL, digital IO driver is connected to csd\_charge signal (and pin is also still connected to AMUXBUS B).

#### 0x8: ACT 0

Pin specific Active source #0. (TCPWM signals, EXTCLK pin). See the device datasheet for details.

#### 0x9: ACT\_1:

Pin specific Active source #1. (SCB UART signals). See the device datasheet for details.

#### 0xa: ACT\_2:

Reserved

### 0xb: ACT\_3:

Reserved

#### 0xc: LCD\_COM:

LCD common pin. This mode remains active and usable in DeepSleep mode (provided that the LCD block is enabled and properly configured).

### 0xd: LCD\_SEG:

LCD segment pin. This mode remains active and usable in DeepSleep mode (provided that the LCD block is enabled and properly configured).

#### 0xe: DPSLP 0

Pin specific DeepSleep source #0. (SCB I2C signals, SWD signals, WAKEUP pin). See the device datasheet for details.

#### 0xf: DPSLP\_1:

Pin specific DeepSleep source #1. (SCB SPI signals). See the device datasheet for details.



# 6.1.5 HSIOM\_PORT\_SEL4

Port 4 control register.
Address: 0x40010010
Retention: Retained

| Bits      | 7                  | 6                | 5           | 4                 | 3                  | 2        | 1           | 0  |
|-----------|--------------------|------------------|-------------|-------------------|--------------------|----------|-------------|----|
| SW Access |                    | R'               | W           |                   | RW                 |          |             |    |
| HW Access |                    | R'               | W           |                   |                    | R        | W           |    |
| Name      |                    | HSIOM_SEL1 [7:4] |             |                   |                    | HSIOM_S  | SEL0 [3:0]  |    |
| Bits      | 15                 | 14               | 13          | 12                | 11                 | 10       | 9           | 8  |
| SW Access | RW                 |                  |             |                   |                    | R        | W           |    |
| HW Access | RW                 |                  |             |                   | RW                 |          |             |    |
| Name      | HSIOM_SEL3 [15:12] |                  |             | HSIOM_SEL2 [11:8] |                    |          |             |    |
| Bits      | 23                 | 22               | 21          | 20                | 19                 | 18       | 17          | 16 |
| SW Access |                    | R'               | W           |                   | RW                 |          |             |    |
| HW Access |                    | R'               | W           |                   | RW                 |          |             |    |
| Name      |                    | HSIOM_SE         | EL5 [23:20] |                   |                    | HSIOM_SI | EL4 [19:16] |    |
| Bits      | 31                 | 30               | 29          | 28                | 27                 | 26       | 25          | 24 |
| SW Access | RW                 |                  |             |                   | RW                 |          |             |    |
| HW Access | RW                 |                  |             |                   | RW                 |          |             |    |
| Name      |                    | HSIOM_SE         | EL7 [31:28] |                   | HSIOM_SEL6 [27:24] |          |             |    |

| Bits    | Name       | Description                                                                                |
|---------|------------|--------------------------------------------------------------------------------------------|
| 31 : 28 | HSIOM_SEL7 | Selects the connection of Pin 7. See the description of SEL0 for details. Default Value: 0 |
| 27 : 24 | HSIOM_SEL6 | Selects the connection of Pin 6. See the description of SEL0 for details. Default Value: 0 |
| 23 : 20 | HSIOM_SEL5 | Selects the connection of Pin 5. See the description of SEL0 for details. Default Value: 0 |
| 19 : 16 | HSIOM_SEL4 | Selects the connection of Pin 4. See the description of SEL0 for details. Default Value: 0 |
| 15 : 12 | HSIOM_SEL3 | Selects the connection of Pin 3. See the description of SEL0 for details. Default Value: 0 |
| 11 : 8  | HSIOM_SEL2 | Selects the connection of Pin 2. See the description of SEL0 for details. Default Value: 0 |
| 7:4     | HSIOM_SEL1 | Selects the connection of Pin 1. See the description of SEL0 for details. Default Value: 0 |



### **6.1.5** HSIOM\_PORT\_SEL4 (continued)

#### 3:0 HSIOM\_SEL0

Selects the connection of Pin 0. Note that the availability of DSI, Active, and Deep Sleep sources depends on the pin. Not all of the below mentioned connections are available on every pin. See the Pinouts section of the device datasheet to know the functions available for each pin. Default Value: 0

#### 0x0: GPIO:

Pin is regular firmware-controlled I/O or connected to dedicated hardware block (Opamp inputs/outputs, SARMUX, SAR reference, LPCOMP inputs) .See the device datasheet for details. Proper configurations of corresponding GPIO\_PRT registers are required to use dedicated hardware signals.

#### 0x1: GPIO\_DSI:

Output is firmware controlled, but OE is controlled from DSI.

#### 0x2: DSI DSI

Both Output and OE are controlled from DSI.

#### 0x3: DSI GPIO:

Output is controlled from DSI, but OE is firmware controlled.

#### 0x4: CSD\_SENSE:

Pin is a CSD sense pin (analog mode)

#### 0x5: CSD\_SHIELD:

Pin is a CSD shield pin (analog mode)

#### 0x6: AMUXA:

Pin is connected to AMUXBUS A.

#### 0x7: AMUXB:

Pin is connected to AMUXBUS B. This mode is also used for CSD GPIO charging. When CSD GPIO charging is enabled in CSD\_CONTROL, digital IO driver is connected to csd\_charge signal (and pin is also still connected to AMUXBUS B).

#### 0x8: ACT 0

Pin specific Active source #0. (TCPWM signals, EXTCLK pin). See the device datasheet for details.

#### 0x9: ACT\_1:

Pin specific Active source #1. (SCB UART signals). See the device datasheet for details.

#### 0xa: ACT\_2:

Reserved

### 0xb: ACT\_3:

Reserved

#### 0xc: LCD\_COM:

LCD common pin. This mode remains active and usable in DeepSleep mode (provided that the LCD block is enabled and properly configured).

### 0xd: LCD\_SEG:

LCD segment pin. This mode remains active and usable in DeepSleep mode (provided that the LCD block is enabled and properly configured).

#### 0xe: DPSLP 0

Pin specific DeepSleep source #0. (SCB I2C signals, SWD signals, WAKEUP pin). See the device datasheet for details.

#### 0xf: DPSLP\_1:

Pin specific DeepSleep source #1. (SCB SPI signals). See the device datasheet for details.

# 7 LCD Registers



This section discusses the LCD registers. It lists all the registers in mapping tables, in address order.

# 7.1 Register Details

| Register Name | Address    |
|---------------|------------|
| LCD_ID        | 0x40090000 |
| LCD_DIVIDER   | 0x40090004 |
| LCD_CONTROL   | 0x40090008 |
| LCD_DATA0     | 0x40090100 |
| LCD_DATA1     | 0x40090200 |
| LCD_DATA2     | 0x40090300 |
| LCD_DATA3     | 0x40090400 |



# 7.1.1 LCD\_ID

ID & Revision

Address: 0x40090000
Retention: Retained

| Bits      | 7             | 6    | 5  | 4         | 3            | 2  | 1  | 0  |
|-----------|---------------|------|----|-----------|--------------|----|----|----|
| SW Access |               |      |    | F         | ?            |    |    |    |
| HW Access |               |      |    | No        | ne           |    |    |    |
| Name      |               |      |    | LCD_I     | D [7:0]      |    |    |    |
| Bits      | 15            | 14   | 13 | 12        | 11           | 10 | 9  | 8  |
| SW Access |               | R    |    |           |              |    |    |    |
| HW Access |               | None |    |           |              |    |    |    |
| Name      | LCD_ID [15:8] |      |    |           |              |    |    |    |
| Bits      | 23            | 22   | 21 | 20        | 19           | 18 | 17 | 16 |
| SW Access |               |      |    | F         | ₹            |    |    |    |
| HW Access |               |      |    | No        | ne           |    |    |    |
| Name      |               |      |    | LCD_REVIS | SION [23:16] |    |    |    |
| Bits      | 31            | 30   | 29 | 28        | 27           | 26 | 25 | 24 |
| SW Access |               |      |    | F         | ₹            |    |    |    |
| HW Access | None          |      |    |           |              |    |    |    |
| Name      |               |      |    | LCD_REVIS | SION [31:24] |    |    |    |

| Bits    | Name         | Description                                                           |
|---------|--------------|-----------------------------------------------------------------------|
| 31 : 16 | LCD_REVISION | the version number is 0x0001<br>Default Value: 1                      |
| 15 : 0  | LCD_ID       | the ID of LCD controller peripheral is 0xF0F0<br>Default Value: 61680 |



# 7.1.2 LCD\_DIVIDER

LCD Divider Register Address: 0x40090004 Retention: Retained

| Bits      | 7                    | 6  | 5  | 4         | 3            | 2  | 1  | 0  |
|-----------|----------------------|----|----|-----------|--------------|----|----|----|
| SW Access |                      |    |    | R\        | N            |    |    |    |
| HW Access |                      |    |    | R         | l l          |    |    |    |
| Name      |                      |    |    | LCD_SUBF  | R_DIV [7:0]  |    |    |    |
| Bits      | 15                   | 14 | 13 | 12        | 11           | 10 | 9  | 8  |
| SW Access |                      | RW |    |           |              |    |    |    |
| HW Access |                      | R  |    |           |              |    |    |    |
| Name      | LCD_SUBFR_DIV [15:8] |    |    |           |              |    |    |    |
| Bits      | 23                   | 22 | 21 | 20        | 19           | 18 | 17 | 16 |
| SW Access |                      |    |    | R\        | N .          |    |    |    |
| HW Access |                      |    |    | R         | 1            |    |    |    |
| Name      |                      |    |    | LCD_DEAD_ | _DIV [23:16] |    |    |    |
| Bits      | 31                   | 30 | 29 | 28        | 27           | 26 | 25 | 24 |
| SW Access |                      |    |    | R۱        | N            |    |    |    |
| HW Access | R                    |    |    |           |              |    |    |    |
| Name      |                      |    |    | LCD_DEAD_ | DIV [31:24]  |    |    |    |

| Bits    | Name          | Description                                                                                                                                      |
|---------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 31 : 16 | LCD_DEAD_DIV  | Length of the dead time period in cycles. When set to zero, no dead time period exists. Default Value: 0                                         |
| 15 : 0  | LCD_SUBFR_DIV | Input clock frequency divide value, to generate the 1/4 sub-frame period. The sub-frame period is 4*(SUBFR_DIV+1) cycles long.  Default Value: 0 |



### 7.1.3 LCD\_CONTROL

LCD Configuration Register

Address: 0x40090008 Retention: Retained

| Bits      | 7                  | 6              | 5  | 4               | 3        | 2                  | 1             | 0             |  |
|-----------|--------------------|----------------|----|-----------------|----------|--------------------|---------------|---------------|--|
| SW Access | None               | R              | RW |                 | RW       | RW                 | RW            | RW            |  |
| HW Access | None               | l              | R  | R               | R        | R                  | R             | R             |  |
| Name      | None               | LCD_BIAS [6:5] |    | LCD_OP_M<br>ODE | LCD_TYPE | LCD_LCD_<br>MODE   | LCD_HS_E<br>N | LCD_LS_E<br>N |  |
| Bits      | 15                 | 14             | 13 | 12              | 11       | 10                 | 9             | 8             |  |
| SW Access |                    | None           |    |                 |          | R                  | W             |               |  |
| HW Access |                    | None           |    |                 |          | R                  |               |               |  |
| Name      |                    | None [15:12]   |    |                 |          | LCD_COM_NUM [11:8] |               |               |  |
| Bits      | 23                 | 22             | 21 | 20              | 19       | 18                 | 17            | 16            |  |
| SW Access |                    |                |    | No              | ne       |                    |               |               |  |
| HW Access |                    |                |    | No              | one      |                    |               |               |  |
| Name      |                    |                |    | None            | [23:16]  |                    |               |               |  |
| Bits      | 31                 | 30             | 29 | 28              | 27       | 26                 | 25            | 24            |  |
| SW Access | R                  | None           |    |                 |          |                    |               |               |  |
| HW Access | W                  | None           |    |                 |          |                    |               |               |  |
| Name      | LCD_LS_E<br>N_STAT |                |    |                 |          |                    |               |               |  |

#### Bits Name Description

31 LCD\_LS\_EN\_STAT

LS enable status bit. This bit is a copy of LS\_EN that is synchronized to the low speed clock domain and back to the system clock domain. Firmware can use this bit to observe whether LS\_EN has taken effect in the low speed clock domain. Firmware should never change the configuration for the LS generator without ensuring this bit is 0.

The following procedure should be followed to disable the LS generator:

- 1. If LS\_EN=0 we are done. Exit the procedure.
- 2. Check that LS\_EN\_STAT=1. If not, wait until it is. This will catch the case of a recent enable (LS\_EN=1) that has not taken effect yet.
- 3. Set LS\_EN=0.
- 4. Wait until LS\_EN\_STAT=0.

Default Value: 0



# 7.1.3 LCD\_CONTROL (continued)

| 11 : 8 | LCD_COM_NUM  | The number of COM connections minus 2. So: 0: 2 COM's 1: 3 COM's                                                                                          |
|--------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |              | 13: 15 COM's 14: 16 COM's 15: undefined Default Value: 0                                                                                                  |
| 6:5    | LCD_BIAS     | PWM bias selection Default Value: 0                                                                                                                       |
|        |              | <b>0x0: HALF:</b> 1/2 Bias                                                                                                                                |
|        |              | <b>0x1: THIRD:</b> 1/3 Bias                                                                                                                               |
|        |              | 0x2: FOURTH: 1/4 Bias (not supported by LS generator)                                                                                                     |
|        |              | <b>0x3: FIFTH:</b> 1/5 Bias (not supported by LS generator)                                                                                               |
| 4      | LCD_OP_MODE  | Driving mode configuration Default Value: 0                                                                                                               |
|        |              | 0x0: PWM:<br>PWM Mode                                                                                                                                     |
|        |              | 0x1: CORRELATION: Digital Correlation Mode                                                                                                                |
| 3      | LCD_TYPE     | LCD driving waveform type configuration.  Default Value: 0                                                                                                |
|        |              | <b>0x0: TYPE_A:</b> Type A - Each frame addresses each COM pin only once with a balanced (DC=0) waveform.                                                 |
|        |              | <b>0x1: TYPE_B:</b> Type B - Each frame addresses each COM pin twice in sequence with a positive and negative waveform that together are balanced (DC=0). |
| 2      | LCD_LCD_MODE | HS/LS Mode selection<br>Default Value: 0                                                                                                                  |
|        |              | <b>0x0: LS:</b> Select Low Speed (32kHz) Generator (Works in Active, Sleep and DeepSleep power modes).                                                    |
|        |              | 0x1: HS: Select High Speed (system clock) Generator (Works in Active and Sleep power modes only).                                                         |
| 1      | LCD_HS_EN    | High speed (HS) generator enable 1: enable 0: disable Default Value: 0                                                                                    |
| 0      | LCD_LS_EN    | Low speed (LS) generator enable 1: enable 0: disable Default Value: 0                                                                                     |



# 7.1.4 LCD\_DATA0

LCD Pin Data Registers Address: 0x40090100 Retention: Not Retained

| Bits      | 7                | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-----------|------------------|----|----|----|----|----|----|----|
| SW Access | RW               |    |    |    |    |    |    |    |
| HW Access | R                |    |    |    |    |    |    |    |
| Name      | LCD_DATA [7:0]   |    |    |    |    |    |    |    |
| Bits      | 15               | 14 | 13 | 12 | 11 | 10 | 9  | 8  |
| SW Access | RW               |    |    |    |    |    |    |    |
| HW Access | R                |    |    |    |    |    |    |    |
| Name      | LCD_DATA [15:8]  |    |    |    |    |    |    |    |
| Bits      | 23               | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| SW Access | RW               |    |    |    |    |    |    |    |
| HW Access | R                |    |    |    |    |    |    |    |
| Name      | LCD_DATA [23:16] |    |    |    |    |    |    |    |
| Bits      | 31               | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| SW Access | RW               |    |    |    |    |    |    |    |
| HW Access | R                |    |    |    |    |    |    |    |
| Name      | LCD_DATA [31:24] |    |    |    |    |    |    |    |

| Bits | Name     | Description                                                                   |
|------|----------|-------------------------------------------------------------------------------|
| 31:0 | LCD_DATA | Bits [4i+3:4i] represent the pin data for pin [i] for COMS 1-4 (COM1 is lsb). |



#### 7.1.5 LCD\_DATA1

LCD Pin Data Registers Address: 0x40090200 Retention: Not Retained

| Bits      | 7               | 6              | 5  | 4       | 3         | 2  | 1  | 0  |
|-----------|-----------------|----------------|----|---------|-----------|----|----|----|
| SW Access | RW              |                |    |         |           |    |    |    |
| HW Access |                 |                |    | F       | ₹         |    |    |    |
| Name      |                 | LCD_DATA [7:0] |    |         |           |    |    |    |
| Bits      | 15              | 14             | 13 | 12      | 11        | 10 | 9  | 8  |
| SW Access |                 |                |    | R       | W         |    |    |    |
| HW Access |                 |                |    | F       | R         |    |    |    |
| Name      | LCD_DATA [15:8] |                |    |         |           |    |    |    |
| Bits      | 23              | 22             | 21 | 20      | 19        | 18 | 17 | 16 |
| SW Access |                 |                |    | R       | W         |    |    |    |
| HW Access |                 |                |    | F       | 2         |    |    |    |
| Name      |                 |                |    | LCD_DAT | A [23:16] |    |    |    |
| Bits      | 31              | 30             | 29 | 28      | 27        | 26 | 25 | 24 |
| SW Access |                 | RW             |    |         |           |    |    |    |
| HW Access | R               |                |    |         |           |    |    |    |
| Name      |                 |                |    | LCD_DAT | A [31:24] |    |    |    |

| Bits | Name     | Description                                                                                    |
|------|----------|------------------------------------------------------------------------------------------------|
| 31:0 | LCD_DATA | Bits [4i+3:4i] represent the pin data for pin [i] for COMS 5-8 (COM5 is lsb). Default Value: 0 |



#### 7.1.6 LCD\_DATA2

LCD Pin Data Registers Address: 0x40090300 Retention: Not Retained

| Bits      | 7               | 6              | 5  | 4       | 3         | 2  | 1  | 0  |
|-----------|-----------------|----------------|----|---------|-----------|----|----|----|
| SW Access | RW              |                |    |         |           |    |    |    |
| HW Access |                 |                |    | F       | ₹         |    |    |    |
| Name      |                 | LCD_DATA [7:0] |    |         |           |    |    |    |
| Bits      | 15              | 14             | 13 | 12      | 11        | 10 | 9  | 8  |
| SW Access |                 |                |    | R       | W         |    |    |    |
| HW Access |                 |                |    | F       | R         |    |    |    |
| Name      | LCD_DATA [15:8] |                |    |         |           |    |    |    |
| Bits      | 23              | 22             | 21 | 20      | 19        | 18 | 17 | 16 |
| SW Access |                 |                |    | R       | W         |    |    |    |
| HW Access |                 |                |    | F       | 2         |    |    |    |
| Name      |                 |                |    | LCD_DAT | A [23:16] |    |    |    |
| Bits      | 31              | 30             | 29 | 28      | 27        | 26 | 25 | 24 |
| SW Access |                 | RW             |    |         |           |    |    |    |
| HW Access | R               |                |    |         |           |    |    |    |
| Name      |                 |                |    | LCD_DAT | A [31:24] |    |    |    |

| Bits   | Name     | Description                                                                                     |
|--------|----------|-------------------------------------------------------------------------------------------------|
| 31 : 0 | LCD_DATA | Bits [4i+3:4i] represent the pin data for pin [i] for COMS 9-12 (COM9 is lsb). Default Value: 0 |



#### 7.1.7 LCD\_DATA3

LCD Pin Data Registers Address: 0x40090400 Retention: Not Retained

| Bits      | 7               | 6  | 5  | 4       | 3         | 2  | 1  | 0  |
|-----------|-----------------|----|----|---------|-----------|----|----|----|
| SW Access |                 | RW |    |         |           |    |    |    |
| HW Access |                 |    |    | F       | ₹         |    |    |    |
| Name      |                 |    |    | LCD_DA  | TA [7:0]  |    |    |    |
| Bits      | 15              | 14 | 13 | 12      | 11        | 10 | 9  | 8  |
| SW Access |                 |    |    | R       | N         |    |    |    |
| HW Access |                 |    |    | F       | R         |    |    |    |
| Name      | LCD_DATA [15:8] |    |    |         |           |    |    |    |
| Bits      | 23              | 22 | 21 | 20      | 19        | 18 | 17 | 16 |
| SW Access |                 |    | '  | R       | W         |    |    |    |
| HW Access |                 |    |    | F       | 2         |    |    |    |
| Name      |                 |    |    | LCD_DAT | A [23:16] |    |    |    |
| Bits      | 31              | 30 | 29 | 28      | 27        | 26 | 25 | 24 |
| SW Access |                 |    |    | R       | W         |    |    |    |
| HW Access | R               |    |    |         |           |    |    |    |
| Name      |                 |    |    | LCD_DAT | A [31:24] |    |    |    |

| Bits | Name     | Description                                                                                       |
|------|----------|---------------------------------------------------------------------------------------------------|
| 31:0 | LCD_DATA | Bits [4i+3:4i] represent the pin data for pin [i] for COMS 13-16 (COM13 is lsb). Default Value: 0 |

# 8 Low Power Comparator Registers



This section discusses the Low Power Comparator (LPCOMP) registers. It lists all the registers in mapping tables, in address order.

# 8.1 Register Details

| Register Name   | Address    |
|-----------------|------------|
| LPCOMP_ID       | 0x400A0000 |
| LPCOMP_CONFIG   | 0x400A0004 |
| LPCOMP_INTR     | 0x400A000C |
| LPCOMP_INTR_SET | 0x400A0010 |
| LPCOMP_TRIM1    | 0x400AFF00 |
| LPCOMP_TRIM2    | 0x400AFF04 |
| LPCOMP_TRIM3    | 0x400AFF08 |
| LPCOMP_TRIM4    | 0x400AFF0C |



# 8.1.1 LPCOMP\_ID

ID & Revision

Address: 0x400A0000 Retention: Retained

| Bits      | 7                | 6  | 5  | 4         | 3              | 2  | 1  | 0  |
|-----------|------------------|----|----|-----------|----------------|----|----|----|
| SW Access | R                |    |    |           |                |    |    |    |
| HW Access |                  |    |    | No        | one            |    |    |    |
| Name      |                  |    |    | LPCOMF    | P_ID [7:0]     |    |    |    |
| Bits      | 15               | 14 | 13 | 12        | 11             | 10 | 9  | 8  |
| SW Access |                  |    |    | F         | ₹              |    |    |    |
| HW Access |                  |    |    | No        | one            |    |    |    |
| Name      | LPCOMP_ID [15:8] |    |    |           |                |    |    |    |
| Bits      | 23               | 22 | 21 | 20        | 19             | 18 | 17 | 16 |
| SW Access |                  |    |    | F         | ₹              |    |    |    |
| HW Access |                  |    |    | No        | ne             |    |    |    |
| Name      |                  |    |    | LPCOMP_RE | VISION [23:16  | ]  |    |    |
| Bits      | 31               | 30 | 29 | 28        | 27             | 26 | 25 | 24 |
| SW Access |                  |    |    | F         | ₹              |    |    |    |
| HW Access | None             |    |    |           |                |    |    |    |
| Name      |                  |    |    | LPCOMP_RE | VISION [31:24] |    |    |    |

| Bits    | Name            | Description                                                   |
|---------|-----------------|---------------------------------------------------------------|
| 31 : 16 | LPCOMP_REVISION | the version number is 0x0001<br>Default Value: 1              |
| 15:0    | LPCOMP_ID       | the ID of LPCOMP peripheral is 0xE0E0<br>Default Value: 57568 |



# 8.1.2 LPCOMP\_CONFIG

LPCOMP Configuration Register

Address: 0x400A0004 Retention: Retained

| Bits      | 7                  | 6               | 5                          | 4    | 3                  | 2                | 1                  | 0  |
|-----------|--------------------|-----------------|----------------------------|------|--------------------|------------------|--------------------|----|
| SW Access | RW                 | R               | R'                         | RW   |                    | RW               | RW                 |    |
| HW Access | R                  | RW              | F                          | ₹    | R                  | R                | R                  |    |
| Name      | LPCOMP_E<br>NABLE1 | LPCOMP_<br>OUT1 | LPCOMP_INTTYPE1 [5:4]      |      | LPCOMP_F<br>ILTER1 | LPCOMP_H<br>YST1 | LPCOMP_MODE1 [1:0] |    |
| Bits      | 15                 | 14              | 13                         | 12   | 11                 | 10               | 9                  | 8  |
| SW Access | RW                 | R               | R'                         | W    | RW                 | RW               | R                  | W  |
| HW Access | R                  | RW              | R                          |      | R                  | R                | R                  |    |
| Name      | LPCOMP_E<br>NABLE2 | LPCOMP_<br>OUT2 | LPCOMP_INTTYPE2<br>[13:12] |      | LPCOMP_F<br>ILTER2 | LPCOMP_H<br>YST2 | LPCOMP_MODE2 [9:8] |    |
| Bits      | 23                 | 22              | 21                         | 20   | 19                 | 18               | 17                 | 16 |
| SW Access |                    |                 |                            | No   | ne                 |                  |                    |    |
| HW Access |                    |                 |                            | No   | ne                 |                  |                    |    |
| Name      |                    |                 |                            | None | [23:16]            |                  |                    |    |
| Bits      | 31                 | 30              | 29                         | 28   | 27                 | 26               | 25                 | 24 |
| SW Access |                    | None            |                            |      |                    |                  |                    |    |
| HW Access |                    | None            |                            |      |                    |                  |                    |    |
| Name      |                    |                 |                            | None | [31:24]            |                  |                    |    |

| Bits    | Name            | Description                                              |
|---------|-----------------|----------------------------------------------------------|
| 15      | LPCOMP_ENABLE2  | Enable comparator #2<br>Default Value: 0                 |
| 14      | LPCOMP_OUT2     | Current output value of the comparator. Default Value: 0 |
| 13 : 12 | LPCOMP_INTTYPE2 | Sets which edge will trigger an IRQ Default Value: 0     |
|         |                 | <b>0x0: DISABLE:</b> Disabled                            |
|         |                 | 0x1: RISING:<br>Rising edge                              |
|         |                 | 0x2: FALLING:<br>Falling edge                            |
|         |                 | <b>0x3: BOTH:</b> Both rising and falling edges          |



| 8.1.2 | LPCOMP_CONFIG (continued) |                                                                                                       |  |  |  |  |
|-------|---------------------------|-------------------------------------------------------------------------------------------------------|--|--|--|--|
| 11    | LPCOMP_FILTER2            | Enable the inline digital filter for the comparator Default Value: 0                                  |  |  |  |  |
| 10    | LPCOMP_HYST2              | Add 10mV hysteresis to the comparator - 0: Enable Hysteresis - 1: Disable Hysteresis Default Value: 0 |  |  |  |  |
| 9:8   | LPCOMP_MODE2              | Operating mode for the comparator Default Value: 0                                                    |  |  |  |  |
|       |                           | <b>0x0: SLOW:</b> Slow operating mode (uses less power, <50uA)                                        |  |  |  |  |
|       |                           | <b>0x1: FAST:</b> Fast operating mode (uses more power, <400uA)                                       |  |  |  |  |
|       |                           | <b>0x2: ULP:</b> Ultra low power operting mode (uses ~2-4uA)                                          |  |  |  |  |
| 7     | LPCOMP_ENABLE1            | Enable comparator #1<br>Default Value: 0                                                              |  |  |  |  |
| 6     | LPCOMP_OUT1               | Current output value of the comparator. Default Value: 0                                              |  |  |  |  |
| 5:4   | LPCOMP_INTTYPE1           | Sets which edge will trigger an IRQ<br>Default Value: 0                                               |  |  |  |  |
|       |                           | 0x0: DISABLE:<br>Disabled                                                                             |  |  |  |  |
|       |                           | 0x1: RISING:<br>Rising edge                                                                           |  |  |  |  |
|       |                           | <b>0x2: FALLING:</b> Falling edge                                                                     |  |  |  |  |
|       |                           | <b>0x3: BOTH:</b> Both rising and falling edges                                                       |  |  |  |  |
| 3     | LPCOMP_FILTER1            | Enable the inline digital filter for the comparator Default Value: 0                                  |  |  |  |  |
| 2     | LPCOMP_HYST1              | Add 10mV hysteresis to the comparator - 0: Enable Hysteresis - 1: Disable Hysteresis Default Value: 0 |  |  |  |  |
| 1:0   | LPCOMP_MODE1              | Operating mode for the comparator Default Value: 0                                                    |  |  |  |  |
|       |                           | <b>0x0: SLOW:</b> Slow operating mode (uses less power, <50uA)                                        |  |  |  |  |
|       |                           | <b>0x1: FAST:</b> Fast operating mode (uses more power, <400uA)                                       |  |  |  |  |
|       |                           | <b>0x2: ULP:</b> Ultra low power operting mode (uses ~2-4uA)                                          |  |  |  |  |
|       |                           |                                                                                                       |  |  |  |  |



#### 8.1.3 LPCOMP\_INTR

LPCOMP Interrupt request register

Address: 0x400A000C Retention: Retained

| Bits      | 7  | 6                   | 5    | 4     | 3       | 2  | 1                | 0                |
|-----------|----|---------------------|------|-------|---------|----|------------------|------------------|
| SW Access |    |                     | No   | ne    |         |    | RW1C             | RW1C             |
| HW Access |    |                     | No   | ne    |         |    | RW1S             | RW1S             |
| Name      |    |                     | None | [7:2] |         |    | LPCOMP_C<br>OMP2 | LPCOMP_C<br>OMP1 |
| Bits      | 15 | 15 14 13 12 11 10 9 |      |       |         |    |                  |                  |
| SW Access |    |                     |      | No    | one     |    |                  |                  |
| HW Access |    | None                |      |       |         |    |                  |                  |
| Name      |    |                     |      | None  | [15:8]  |    |                  |                  |
| Bits      | 23 | 22                  | 21   | 20    | 19      | 18 | 17               | 16               |
| SW Access |    |                     |      | No    | one     |    |                  |                  |
| HW Access |    |                     |      | No    | one     |    |                  |                  |
| Name      |    |                     |      | None  | [23:16] |    |                  |                  |
| Bits      | 31 | 30                  | 29   | 28    | 27      | 26 | 25               | 24               |
| SW Access |    |                     |      | No    | one     |    |                  |                  |
| HW Access |    | None                |      |       |         |    |                  |                  |
| Name      |    |                     |      | None  | [31:24] |    |                  |                  |

| Bits | Name         | Description                                           |
|------|--------------|-------------------------------------------------------|
| 1    | LPCOMP_COMP2 | Comparator #2 generated an interrupt Default Value: 0 |
| 0    | LPCOMP_COMP1 | Comparator #1 generated an interrupt Default Value: 0 |



# 8.1.4 LPCOMP\_INTR\_SET

LPCOMP Interrupt set register

Address: 0x400A0010 Retention: Retained

| Bits      | 7  | 6                 | 5    | 4     | 3       | 2  | 1                | 0                |
|-----------|----|-------------------|------|-------|---------|----|------------------|------------------|
| SW Access |    | None              |      |       |         |    |                  | RW1S             |
| HW Access |    |                   | No   | ne    |         |    | А                | А                |
| Name      |    |                   | None | [7:2] |         |    | LPCOMP_C<br>OMP2 | LPCOMP_C<br>OMP1 |
| Bits      | 15 | 15 14 13 12 11 10 |      |       |         |    |                  | 8                |
| SW Access |    |                   |      | No    | ne      |    |                  |                  |
| HW Access |    | None              |      |       |         |    |                  |                  |
| Name      |    |                   |      | None  | [15:8]  |    |                  |                  |
| Bits      | 23 | 22                | 21   | 20    | 19      | 18 | 17               | 16               |
| SW Access |    |                   |      | No    | ne      |    |                  |                  |
| HW Access |    |                   |      | No    | one     |    |                  |                  |
| Name      |    |                   |      | None  | [23:16] |    |                  |                  |
| Bits      | 31 | 30                | 29   | 28    | 27      | 26 | 25               | 24               |
| SW Access |    |                   |      | No    | one     |    | 1                |                  |
| HW Access |    | None              |      |       |         |    |                  |                  |
| Name      |    | None [31:24]      |      |       |         |    |                  |                  |

| Bits | Name         | Description                                                                              |
|------|--------------|------------------------------------------------------------------------------------------|
| 1    | LPCOMP_COMP2 | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0  |
| 0    | LPCOMP_COMP1 | Write with '1' to set corresponding bit in interrupt request register.  Default Value: 0 |



# 8.1.5 LPCOMP\_TRIM1

LPCOMP Trim Register Address: 0x400AFF00 Retention: Retained

| Bits      | 7           | 6                 | 5  | 4      | 3      | 2          | 1         | 0  |  |
|-----------|-------------|-------------------|----|--------|--------|------------|-----------|----|--|
| SW Access |             | None              |    | RW     |        |            |           |    |  |
| HW Access |             | None              |    |        |        | R          |           |    |  |
| Name      |             | None [7:5]        |    |        | LPCOM  | P_COMP1_TR | IMA [4:0] |    |  |
| Bits      | 15          | 15 14 13 12 11 10 |    |        |        |            |           | 8  |  |
| SW Access |             |                   |    | No     | ne     |            |           |    |  |
| HW Access |             |                   |    | No     | ne     |            |           |    |  |
| Name      | None [15:8] |                   |    |        |        |            |           |    |  |
| Bits      | 23          | 22                | 21 | 20     | 19     | 18         | 17        | 16 |  |
| SW Access |             |                   |    | No     | ne     |            |           |    |  |
| HW Access |             |                   |    | No     | ne     |            |           |    |  |
| Name      |             |                   |    | None   | 23:16] |            |           |    |  |
| Bits      | 31          | 30                | 29 | 28     | 27     | 26         | 25        | 24 |  |
| SW Access |             |                   |    | No     | ne     |            |           |    |  |
| HW Access |             |                   |    | No     | ne     |            |           |    |  |
| Name      |             |                   |    | None [ | 31:24] |            |           |    |  |

| Bits | Name              | Description              |
|------|-------------------|--------------------------|
| 4:0  | LPCOMP_COMP1_TRIM | Trim A for Comparator #1 |
|      | A                 | Default Value: 0         |



# 8.1.6 LPCOMP\_TRIM2

LPCOMP Trim Register Address: 0x400AFF04 Retention: Retained

| Bits      | 7           | 6          | 5  | 4            | 3      | 2          | 1         | 0  |
|-----------|-------------|------------|----|--------------|--------|------------|-----------|----|
| SW Access |             | None       |    |              |        | RW         |           |    |
| HW Access |             | None       |    |              |        | R          |           |    |
| Name      |             | None [7:5] |    |              | LPCOM  | P_COMP1_TR | IMB [4:0] |    |
| Bits      | 15          | 14         | 13 | 12           | 11     | 10         | 9         | 8  |
| SW Access |             |            |    | No           | ne     |            |           |    |
| HW Access |             | None       |    |              |        |            |           |    |
| Name      | None [15:8] |            |    |              |        |            |           |    |
| Bits      | 23          | 22         | 21 | 20           | 19     | 18         | 17        | 16 |
| SW Access |             |            |    | No           | ne     |            |           |    |
| HW Access |             |            |    | No           | ne     |            |           |    |
| Name      |             |            |    | None [       | 23:16] |            |           |    |
| Bits      | 31          | 30         | 29 | 28           | 27     | 26         | 25        | 24 |
| SW Access |             |            |    | No           | ne     |            |           |    |
| HW Access |             | None       |    |              |        |            |           |    |
| Name      |             |            |    | None [31:24] |        |            |           |    |

| Bits | Name              | Description              |
|------|-------------------|--------------------------|
| 4:0  | LPCOMP_COMP1_TRIM | Trim B for Comparator #1 |
|      | В                 | Default Value: 0         |



# 8.1.7 LPCOMP\_TRIM3

LPCOMP Trim Register Address: 0x400AFF08 Retention: Retained

| Bits      | 7           | 6          | 5  | 4      | 3      | 2          | 1            | 0  |  |  |  |
|-----------|-------------|------------|----|--------|--------|------------|--------------|----|--|--|--|
| SW Access |             | None       |    |        |        | RW         |              |    |  |  |  |
| HW Access |             | None       |    |        |        | R          |              |    |  |  |  |
| Name      |             | None [7:5] |    |        | LPCOM  | P_COMP2_TR | IMA [4:0]    |    |  |  |  |
| Bits      | 15          | 14         | 13 | 12     | 11     | 10         | 9            | 8  |  |  |  |
| SW Access |             |            |    | No     | ne     |            |              |    |  |  |  |
| HW Access |             | None       |    |        |        |            |              |    |  |  |  |
| Name      | None [15:8] |            |    |        |        |            |              |    |  |  |  |
| Bits      | 23          | 22         | 21 | 20     | 19     | 18         | 17           | 16 |  |  |  |
| SW Access |             |            |    | No     | ne     |            |              |    |  |  |  |
| HW Access |             |            |    | No     | ne     |            |              |    |  |  |  |
| Name      |             |            |    | None [ | 23:16] |            |              |    |  |  |  |
| Bits      | 31          | 30         | 29 | 28     | 27     | 26         | 25           | 24 |  |  |  |
| SW Access |             |            |    | No     | ne     |            |              |    |  |  |  |
| HW Access |             |            |    | No     | ne     |            |              |    |  |  |  |
| Name      |             |            |    | None [ | 31:24] |            | None [31:24] |    |  |  |  |

| Bits | Name              | Description              |
|------|-------------------|--------------------------|
| 4:0  | LPCOMP_COMP2_TRIM | Trim A for Comparator #2 |
|      | Α                 | Default Value: 0         |



# 8.1.8 LPCOMP\_TRIM4

LPCOMP Trim Register Address: 0x400AFF0C Retention: Retained

| Bits      | 7  | 6                   | 5  | 4      | 3      | 2            | 1         | 0  |  |  |
|-----------|----|---------------------|----|--------|--------|--------------|-----------|----|--|--|
| SW Access |    | None                |    | RW     |        |              |           |    |  |  |
| HW Access |    | None                |    |        | R      |              |           |    |  |  |
| Name      |    | None [7:5]          |    |        | LPCOM  | P_COMP2_TR   | IMB [4:0] |    |  |  |
| Bits      | 15 | 15 14 13 12 11 10 9 |    |        |        |              |           | 8  |  |  |
| SW Access |    |                     |    | No     | ne     |              |           |    |  |  |
| HW Access |    | None                |    |        |        |              |           |    |  |  |
| Name      |    |                     |    | None   | [15:8] |              |           |    |  |  |
| Bits      | 23 | 22                  | 21 | 20     | 19     | 18           | 17        | 16 |  |  |
| SW Access |    |                     |    | No     | ne     |              |           |    |  |  |
| HW Access |    |                     |    | No     | ne     |              |           |    |  |  |
| Name      |    |                     |    | None [ | 23:16] |              |           |    |  |  |
| Bits      | 31 | 30                  | 29 | 28     | 27     | 26           | 25        | 24 |  |  |
| SW Access |    |                     |    | No     | ne     |              |           |    |  |  |
| HW Access |    | None                |    |        |        |              |           |    |  |  |
| Name      |    |                     |    | None [ | 31:241 | None [31:24] |           |    |  |  |

| Bits | Name              | Description              |
|------|-------------------|--------------------------|
| 4:0  | LPCOMP_COMP2_TRIM | Trim B for Comparator #2 |
|      | В                 | Default Value: 0         |

# 9 SAR ADC Registers



This section discusses the SAR ADC registers. It lists all the registers in mapping tables, in address order.

#### 9.1 Register Details

| Register Name            | Address    |
|--------------------------|------------|
| SAR_CTRL                 | 0x401A0000 |
| SAR_SAMPLE_CTRL          | 0x401A0004 |
| SAR_SAMPLE_TIME01        | 0x401A0010 |
| SAR_SAMPLE_TIME23        | 0x401A0014 |
| SAR_RANGE_THRES          | 0x401A0018 |
| SAR_RANGE_COND           | 0x401A001C |
| SAR_CHAN_EN              | 0x401A0020 |
| SAR_START_CTRL           | 0x401A0024 |
| SAR_CHAN_CONFIG          | 0x401A0080 |
| SAR_CHAN_WORK            | 0x401A0100 |
| SAR_CHAN_RESULT          | 0x401A0180 |
| SAR_CHAN_WORK_VALID      | 0x401A0200 |
| SAR_CHAN_RESULT_VALID    | 0x401A0204 |
| SAR_STATUS               | 0x401A0208 |
| SAR_AVG_STAT             | 0x401A020C |
| SAR_INTR                 | 0x401A0210 |
| SAR_INTR_SET             | 0x401A0214 |
| SAR_INTR_MASK            | 0x401A0218 |
| SAR_INTR_MASKED          | 0x401A021C |
| SAR_SATURATE_INTR        | 0x401A0220 |
| SAR_SATURATE_INTR_SET    | 0x401A0224 |
| SAR_SATURATE_INTR_MASK   | 0x401A0228 |
| SAR_SATURATE_INTR_MASKED | 0x401A022C |
| SAR_RANGE_INTR           | 0x401A0230 |
| SAR_RANGE_INTR_SET       | 0x401A0234 |
| SAR_RANGE_INTR_MASK      | 0x401A0238 |
| SAR_RANGE_INTR_MASKED    | 0x401A023C |



| Register Name          | Address    |
|------------------------|------------|
| SAR_INTR_CAUSE         | 0x401A0240 |
| SAR_INJ_CHAN_CONFIG    | 0x401A0280 |
| SAR_INJ_RESULT         | 0x401A0290 |
| SAR_MUX_SWITCH0        | 0x401A0300 |
| SAR_MUX_SWITCH_CLEAR0  | 0x401A0304 |
| SAR_MUX_SWITCH_HW_CTRL | 0x401A0340 |
| SAR_MUX_SWITCH_STATUS  | 0x401A0348 |
| SAR_PUMP_CTRL          | 0x401A0380 |



# 9.1.1 **SAR\_CTRL**

Analog control register.
Address: 0x401A0000
Retention: Retained

| Bits      | 7                           | 6                          | 5                               | 4                           | 3                      | 2          | 1           | 0    |
|-----------|-----------------------------|----------------------------|---------------------------------|-----------------------------|------------------------|------------|-------------|------|
| SW Access | RW                          |                            | RW                              |                             |                        | No         | one         |      |
| HW Access | R                           |                            | R                               |                             |                        | No         | one         |      |
| Name      | SAR_VREF<br>_BYP_CAP<br>_EN | SAF                        | SAR_VREF_SEL [6:4]              |                             |                        | None [3:0] |             |      |
| Bits      | 15                          | 14                         | 13                              | 12                          | 11                     | 10         | 9           | 8    |
| SW Access | R                           | W                          | RW                              | None                        |                        | RW         |             | None |
| HW Access | F                           | ₹                          | R                               | None                        |                        | R          |             | None |
| Name      |                             | CTRL_VREF<br>:14]          | SAR_SAR_<br>HW_CTRL_<br>NEGVREF | None                        | SAR_NEG_SEL [11:9] Noi |            | None        |      |
| Bits      | 23                          | 22                         | 21                              | 20                          | 19                     | 18         | 17          | 16   |
| SW Access |                             | No                         | ne                              |                             | RW                     |            |             |      |
| HW Access |                             | No                         | ne                              |                             |                        |            | R           |      |
| Name      |                             | None [23:20]               |                                 |                             |                        | SAR_SPA    | RE [19:16]  |      |
| Bits      | 31                          | 30                         | 29                              | 28                          | 27                     | 26         | 25          | 24   |
| SW Access | RW                          | RW                         | RW                              | RW                          | None RW                |            | RW          |      |
| HW Access | R                           | R                          | R                               | R                           | None R                 |            | R           |      |
| Name      | SAR_ENAB<br>LED             | SAR_SWIT<br>CH_DISAB<br>LE | SAR_DSI_<br>MODE                | SAR_DSI_S<br>YNC_CONF<br>IG |                        |            | T_LV [25:24 |      |

| Bits | Name               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | SAR_ENABLED        | <ul> <li>- 0: SAR IP disabled (put analog in power down and stop clocks), also can clear FW_TRIGGER and INJ_START_EN (if not tailgaiting) on write.</li> <li>- 1: SAR IP enabled.</li> <li>Default Value: 0</li> </ul>                                                                                                                                                                                                                                                  |
| 30   | SAR_SWITCH_DISABLE | Disable SAR sequencer from enabling routing switches (note DSI and firmware can always close switches independent of this control)  - 0: Normal mode, SAR sequencer changes switches according to pin address in channel configurations  - 1: Switches disabled, SAR sequencer does not enable any switches, it is the responsibility of the firmware or UDBs (through DSI) to set the switches to route the signal to be converted through the SARMUX Default Value: 0 |



| 9.1.1   | SAR_CTRL (cor               | ntinued)                                                                                                                                                                                                                                                                                                                                        |
|---------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 29      | SAR_DSI_MODE                | SAR sequencer takes configuration from DSI signals (note this also has the same effect as SWITCH_DISABLE==1) - 0: Normal mode, SAR sequencer operates according to CHAN_EN enables and CHAN_CONFIG channel configurations - 1: CHAN_EN, INJ_START_EN and channel configurations in CHAN_CONFIG and INJ_CHAN_CONFIG are ignored Default Value: 0 |
| 28      | SAR_DSI_SYNC_CONFI<br>G     | <ul><li>0: bypass clock domain synchronisation of the DSI config signals.</li><li>1: synchronize the DSI config signals to peripheral clock domain.</li><li>Default Value: 1</li></ul>                                                                                                                                                          |
| 25 : 24 | SAR_ICONT_LV                | SARADC low power mode. Default Value: 0                                                                                                                                                                                                                                                                                                         |
|         |                             | 0x0: NORMAL_PWR: normal power (default), max clk_sar is 18MHz.                                                                                                                                                                                                                                                                                  |
|         |                             | 0x1: HALF_PWR: 1/2 power mode, max clk_sar is 9MHz.                                                                                                                                                                                                                                                                                             |
|         |                             | 0x2: MORE_PWR: 1.333 power mode, max clk_sar is 18MHz.                                                                                                                                                                                                                                                                                          |
|         |                             | <b>0x3: QUARTER_PWR:</b> 1/4 power mode, max clk_sar is 4.5MHz.                                                                                                                                                                                                                                                                                 |
| 19 : 16 | SAR_SPARE                   | Spare controls, not yet designated, for late changes done with an ECO Default Value: 0                                                                                                                                                                                                                                                          |
| 15 : 14 | SAR_PWR_CTRL_VREF           | VREF buffer low power mode.<br>Default Value: 0                                                                                                                                                                                                                                                                                                 |
|         |                             | 0x0: NORMAL_PWR: normal power (default), no bypass cap, max clk_sar is 3MHz.                                                                                                                                                                                                                                                                    |
|         |                             | 0x1: HALF_PWR: 1/2 power mode, no bypass cap, max clk_sar is 1.5MHz.                                                                                                                                                                                                                                                                            |
|         |                             | 0x2: THIRD_PWR: 1/3 power mode, no bypass cap, max clk_sar is 1MHz.                                                                                                                                                                                                                                                                             |
|         |                             | 0x3: QUARTER_PWR: 1/4 power mode, with bypass cap, max clk_sar is 18MHz.                                                                                                                                                                                                                                                                        |
| 13      | SAR_SAR_HW_CTRL_N<br>EGVREF | Hardware control: 0=only firmware control, 1=hardware control masked by firmware setting for VREF to NEG switch.  Default Value: 0                                                                                                                                                                                                              |
| 11:9    | SAR_NEG_SEL                 | SARADC internal NEG selection for Single ended conversion<br>Default Value: 0                                                                                                                                                                                                                                                                   |
|         |                             | <b>0x0: VSSA_KELVIN:</b> NEG input of SARADC is connected to "vssa_kelvin", gives more precision around zero. Note this opens both SARADC internal switches, therefore use this value to insert a break-beforemake cycle on those switches when SWITCH_DISABLE is high.                                                                         |
|         |                             | 0x1: ART_VSSA:                                                                                                                                                                                                                                                                                                                                  |

NEG input of SARADC is connected to VSSA in AROUTE close to the SARADC

NEG input of SARADC is connected to P1 pin of SARMUX

NEG input of SARADC is connected to P3 pin of SARMUX



#### 9.1.1 SAR\_CTRL (continued)

0x4: P5:

NEG input of SARADC is connected to P5 pin of SARMUX

0x5: P7

NEG input of SARADC is connected to P7 pin of SARMUX

0x6: ACORE:

NEG input of SARADC is connected to an ACORE in AROUTE

0x7: VREF

NEG input of SARADC is shorted with VREF input of SARADC.

7 SAR\_VREF\_BYP\_CAP\_E

VREF bypass cap enable for when VREF buffer is on Default Value: 0

6:4 SAR\_VREF\_SEL

SARADC internal VREF selection.

Default Value: 0

0x0: VREF0:

VREF0 from PRB (VREF buffer on)

0x1: VREF1:

VREF1 from PRB (VREF buffer on)

0x2: VREF2:

VREF2 from PRB (VREF buffer on)

0x3: VREF\_AROUTE:

VREF from AROUTE (VREF buffer on)

0x4: VBGR:

1.024V from BandGap (VREF buffer on)

0x5: VREF\_EXT:

External precision Vref direct from a pin (low impedance path).

0x6: VDDA\_DIV\_2: Vdda/2 (VREF buffer on)

**0x7: VDDA:** Vdda.



# 9.1.2 SAR\_SAMPLE\_CTRL

Sample control register.
Address: 0x401A0004
Retention: Retained

| Bits      | 7                    | 6                 | 5  | 4  | 3                               | 2                               | 1                          | 0                           |
|-----------|----------------------|-------------------|----|----|---------------------------------|---------------------------------|----------------------------|-----------------------------|
| SW Access | RW                   |                   | RW |    | RW                              | RW                              | RW                         | RW                          |
| HW Access | R                    |                   | R  |    | R                               | R                               | R                          | R                           |
| Name      | SAR_AVG_<br>SHIFT    | SAR_AVG_CNT [6:4] |    |    | SAR_DIFFE<br>RENTIAL_S<br>IGNED | SAR_SING<br>LE_ENDED<br>_SIGNED | SAR_LEFT<br>_ALIGN         | SAR_SUB_<br>RESOLU-<br>TION |
| Bits      | 15                   | 14                | 13 | 12 | 11                              | 10                              | 9                          | 8                           |
| SW Access |                      |                   |    | No | one                             |                                 |                            |                             |
| HW Access |                      |                   |    | No | one                             |                                 |                            |                             |
| Name      |                      | None [15:8]       |    |    |                                 |                                 |                            |                             |
| Bits      | 23                   | 22                | 21 | 20 | 19                              | 18                              | 17                         | 16                          |
| SW Access |                      | No                | ne |    | RW                              | RW                              | RW                         | RW                          |
| HW Access |                      | No                | ne |    | R                               | R                               | R                          | R                           |
| Name      |                      | None [23:20]      |    |    |                                 | SAR_DSI_T<br>RIGGER_L<br>EVEL   | SAR_DSI_T<br>RIGGER_E<br>N | SAR_CONT<br>INUOUS          |
| Bits      | 31                   | 30                | 29 | 28 | 27                              | 26                              | 25                         | 24                          |
| SW Access | RW                   | None              |    |    |                                 |                                 |                            |                             |
| HW Access | R                    | None              |    |    |                                 |                                 |                            |                             |
| Name      | SAR_EOS_<br>DSI_OUT_ | None [30:24]      |    |    |                                 |                                 |                            |                             |

| Bits | Name                      | Description                                                                                                                                                                                                                                                                                     |
|------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | SAR_EOS_DSI_OUT_EN        | Enable to output EOS_INTR to DSI. When enabled each time EOS_INTR is set by the hardware also a pulse is send on the dsi_eos signal.  Default Value: 0                                                                                                                                          |
| 19   | SAR_DSI_SYNC_TRIGG<br>ER  | <ul> <li>0: bypass clock domain synchronisation of the DSI trigger signal.</li> <li>1: synchronize the DSI trigger signal to the SAR clock domain, if needed an edge detect is done in the peripheral clock domain.</li> <li>Default Value: 1</li> </ul>                                        |
| 18   | SAR_DSI_TRIGGER_LEV<br>EL | <ul> <li>0: DSI trigger signal is a pulse input, a positive edge detected on the DSI trigger signal triggers a new scan.</li> <li>1: DSI trigger signal is a level input, as long as the DSI trigger signal remains high the SAR will do continuous scans.</li> <li>Default Value: 0</li> </ul> |



| 9.1.2 | SAR_SAMPLE_                 | CTRL (continued)                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17    | SAR_DSI_TRIGGER_EN          | <ul> <li>0: firmware trigger only: disable hardware (DSI) trigger.</li> <li>1: enable hardware (DSI) trigger (e.g. from TCPWM, GPIO or UDB).</li> <li>Default Value: 0</li> </ul>                                                                                                                                                                                                                                                    |
| 16    | SAR_CONTINUOUS              | <ul> <li>- 0: Wait for next FW_TRIGGER (one shot) or hardware (DSI) trigger (e.g. from TPWM for periodic triggering) before scanning enabled channels.</li> <li>- 1: Continuously scan enabled channels, ignore triggers.</li> <li>Default Value: 0</li> </ul>                                                                                                                                                                       |
| 7     | SAR_AVG_SHIFT               | Averaging shifting: after averaging the result is shifted right to fit in the sample resolution, i.e. 12 bits.  Default Value: 0                                                                                                                                                                                                                                                                                                     |
| 6:4   | SAR_AVG_CNT                 | Averaging Count for channels that have over sampling enabled (AVG_EN). A channel will be sampled back to back (1<<(AVG_CNT+1)) = [2256] times before the result is stored and the next enabled channel is sampled (1st order accumulate and dump filter). If shifting is not enabled (AVG_SHIFT=0) then the result is forced to shift right so that is fits in 16 bits, so right shift is done by max(0,AVG_CNT-3). Default Value: 0 |
| 3     | SAR_DIFFERENTIAL_SI<br>GNED | Output data from a differential conversion as a signed value Default Value: 1                                                                                                                                                                                                                                                                                                                                                        |
|       |                             | 0x0: UNSIGNED: result data is unsigned (zero extended if needed)                                                                                                                                                                                                                                                                                                                                                                     |
|       |                             | 0x1: SIGNED: Default: result data is signed (sign extended if needed)                                                                                                                                                                                                                                                                                                                                                                |
| 2     | SAR_SINGLE_ENDED_SI<br>GNED | Output data from a single ended conversion as a signed value Default Value: 0                                                                                                                                                                                                                                                                                                                                                        |
|       |                             | <b>0x0: UNSIGNED:</b> Default: result data is unsigned (zero extended if needed)                                                                                                                                                                                                                                                                                                                                                     |
|       |                             | 0x1: SIGNED: result data is signed (sign extended if needed)                                                                                                                                                                                                                                                                                                                                                                         |
| 1     | SAR_LEFT_ALIGN              | Left align data in data[15:0], default data is right aligned in data[11:0], with sign extension to 16 bits if the channel is differential.  Default Value: 0                                                                                                                                                                                                                                                                         |
| 0     | SAR_SUB_RESOLUTION          | Conversion resolution for channels that have sub-resolution enabled (RESOLUTION=1) (otherwise resolution is 12-bit). Default Value: 0                                                                                                                                                                                                                                                                                                |
|       |                             | <b>0x0: 8B:</b> 8-bit.                                                                                                                                                                                                                                                                                                                                                                                                               |
|       |                             | <b>0x1: 10B:</b> 10-bit.                                                                                                                                                                                                                                                                                                                                                                                                             |



# 9.1.3 SAR\_SAMPLE\_TIME01

Sample time specification ST0 and ST1

Address: 0x401A0010 Retention: Retained

| Bits      | 7    | 6                 | 5    | 4          | 3             | 2  | 1  | 0                   |  |
|-----------|------|-------------------|------|------------|---------------|----|----|---------------------|--|
| SW Access |      |                   |      | R          | W             |    |    |                     |  |
| HW Access |      |                   |      | I          | ₹             |    |    |                     |  |
| Name      |      |                   |      | SAR_SAMPL  | E_TIME0 [7:0] |    |    |                     |  |
| Bits      | 15   | 14                | 13   | 12         | 11            | 10 | 9  | 8                   |  |
| SW Access |      |                   | No   | ne         |               |    | R  | W                   |  |
| HW Access |      | None R            |      |            |               |    |    | R                   |  |
| Name      |      |                   |      |            |               |    |    | MPLE_TIME0<br>[9:8] |  |
| Bits      | 23   | 23 22 21 20 19 18 |      |            |               |    | 17 | 16                  |  |
| SW Access | RW   |                   |      |            |               |    |    |                     |  |
| HW Access |      |                   |      | ſ          | २             |    |    |                     |  |
| Name      |      |                   | ;    | SAR_SAMPLE | _TIME1 [23:16 | ]  |    |                     |  |
| Bits      | 31   | 30                | 29   | 28         | 27            | 26 | 25 | 24                  |  |
| SW Access | None |                   |      |            |               |    | R  | :W                  |  |
| HW Access |      |                   | No   | ne         |               |    |    | R                   |  |
| Name      |      |                   | None | [31:26]    |               |    |    | PLE_TIME1<br>::24]  |  |

| Bits    | Name             | Description                                                                                                                                                                                                                                                                  |
|---------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 25 : 16 | SAR_SAMPLE_TIME1 | Sample time1 Default Value: 4                                                                                                                                                                                                                                                |
| 9:0     | SAR_SAMPLE_TIME0 | Sample time0 (aperture) in ADC clock cycles. Note that actual sample time is half a clock less than specified here. The minimum sample time is 194ns, which is 3.5 cycles (4 in this field) with an 18MHz clock. Minimum legal value in this register is 2. Default Value: 4 |



# 9.1.4 SAR\_SAMPLE\_TIME23

Sample time specification ST2 and ST3

Address: 0x401A0014 Retention: Retained

| Bits      | 7                                                                      | 6                 | 5  | 4          | 3             | 2  | 1                   | 0  |
|-----------|------------------------------------------------------------------------|-------------------|----|------------|---------------|----|---------------------|----|
| SW Access |                                                                        |                   |    | R'         | W             |    |                     |    |
| HW Access |                                                                        |                   |    | F          | ₹             |    |                     |    |
| Name      |                                                                        |                   |    | SAR_SAMPLI | E_TIME2 [7:0] |    |                     |    |
| Bits      | 15                                                                     | 14                | 13 | 12         | 11            | 10 | 9                   | 8  |
| SW Access |                                                                        |                   | No | ne         |               |    | F                   | RW |
| HW Access |                                                                        |                   | No | ne         |               |    | R                   |    |
| Name      | None [15:10] SAR_SA                                                    |                   |    |            |               |    | MPLE_TIME2<br>[9:8] |    |
| Bits      | 23                                                                     | 23 22 21 20 19 18 |    |            |               |    | 17                  | 16 |
| SW Access |                                                                        |                   |    | R'         | N             |    |                     |    |
| HW Access |                                                                        | R                 |    |            |               |    |                     |    |
| Name      |                                                                        |                   | ,  | SAR_SAMPLE | _TIME3 [23:16 | 6] |                     |    |
| Bits      | 31                                                                     | 30                | 29 | 28         | 27            | 26 | 25                  | 24 |
| SW Access | None                                                                   |                   |    |            |               |    | F                   | RW |
| HW Access | None R                                                                 |                   |    |            |               |    |                     |    |
| 1         | None         R           None [31:26]         SAR_SAMPLE_TIME3 [25:24] |                   |    |            |               |    |                     |    |

| Bits    | Name             | Description                      |
|---------|------------------|----------------------------------|
| 25 : 16 | SAR_SAMPLE_TIME3 | Sample time3<br>Default Value: 4 |
| 9:0     | SAR_SAMPLE_TIME2 | Sample time2<br>Default Value: 4 |



# 9.1.5 SAR\_RANGE\_THRES

Global range detect threshold register.

Address: 0x401A0018 Retention: Retained

| Bits      | 7  | 6  | 5  | 4         | 3             | 2  | 1  | 0  |  |  |
|-----------|----|----|----|-----------|---------------|----|----|----|--|--|
| SW Access | RW |    |    |           |               |    |    |    |  |  |
| HW Access |    | R  |    |           |               |    |    |    |  |  |
| Name      |    |    |    | SAR_RANG  | E_LOW [7:0]   |    |    |    |  |  |
| Bits      | 15 | 14 | 13 | 12        | 11            | 10 | 9  | 8  |  |  |
| SW Access |    |    |    | R         | W             |    |    |    |  |  |
| HW Access |    |    |    | F         | ?             |    |    |    |  |  |
| Name      |    |    |    | SAR_RANGE | _LOW [15:8]   |    |    |    |  |  |
| Bits      | 23 | 22 | 21 | 20        | 19            | 18 | 17 | 16 |  |  |
| SW Access |    |    |    | R         | W             |    | '  |    |  |  |
| HW Access |    |    |    | F         | ?             |    |    |    |  |  |
| Name      |    |    |    | SAR_RANGE | _HIGH [23:16] |    |    |    |  |  |
| Bits      | 31 | 30 | 29 | 28        | 27            | 26 | 25 | 24 |  |  |
| SW Access |    |    |    | R         | W             |    |    |    |  |  |
| HW Access |    |    |    | F         | ₹             |    |    |    |  |  |
| Name      |    |    |    | SAR_RANGE | HIGH [31:24]  |    |    |    |  |  |

| Bits    | Name           | Description                                         |
|---------|----------------|-----------------------------------------------------|
| 31 : 16 | SAR_RANGE_HIGH | high threshold for range detect<br>Default Value: 0 |
| 15:0    | SAR_RANGE_LOW  | low threshold for range detect<br>Default Value: 0  |



#### 9.1.6 SAR\_RANGE\_COND

Global range detect mode register.

Address: 0x401A001C Retention: Retained

| Bits      | 7    | 6                | 5  | 4    | 3       | 2       | 1  | 0  |  |  |  |
|-----------|------|------------------|----|------|---------|---------|----|----|--|--|--|
| SW Access | ii . | None             |    |      |         |         |    |    |  |  |  |
| HW Access | ii . | None             |    |      |         |         |    |    |  |  |  |
| Name      |      |                  |    | None | [7:0]   |         |    |    |  |  |  |
| Bits      | 15   | 14               | 13 | 12   | 11      | 10      | 9  | 8  |  |  |  |
| SW Access |      |                  | '  | No   | ne      |         |    |    |  |  |  |
| HW Access |      | None             |    |      |         |         |    |    |  |  |  |
| Name      |      | None [15:8]      |    |      |         |         |    |    |  |  |  |
| Bits      | 23   | 22               | 21 | 20   | 19      | 18      | 17 | 16 |  |  |  |
| SW Access |      |                  |    | No   | ne      |         |    |    |  |  |  |
| HW Access |      |                  |    | No   | ne      |         |    |    |  |  |  |
| Name      |      |                  |    | None | [23:16] |         |    |    |  |  |  |
| Bits      | 31   | 30               | 29 | 28   | 27      | 26      | 25 | 24 |  |  |  |
| SW Access | R    |                  |    |      | N       | one     |    |    |  |  |  |
| HW Access |      | R                |    |      | N       | one     |    |    |  |  |  |
| Name      |      | IGE_COND<br>:30] |    |      | None    | [29:24] |    |    |  |  |  |

Bits Name Description

31:30 SAR\_RANGE\_COND Range condition select.
Default Value: 0

0x0: BELOW:

result < RANGE\_LOW

0x1: INSIDE:

RANGE\_LOW <= result < RANGE\_HIGH

0x2: ABOVE:

RANGE\_HIGH <= result

0x3: OUTSIDE:

 $result < RANGE\_LOW \mid\mid RANGE\_HIGH <= result$ 



#### 9.1.7 SAR\_CHAN\_EN

Enable bits for the channels

Address: 0x401A0020 Retention: Retained

| Bits      | 7  | 6  | 5  | 4        | 3           | 2  | 1  | 0  |  |  |
|-----------|----|----|----|----------|-------------|----|----|----|--|--|
| SW Access | RW |    |    |          |             |    |    |    |  |  |
| HW Access | R  |    |    |          |             |    |    |    |  |  |
| Name      |    |    |    | SAR_CHA  | N_EN [7:0]  |    |    |    |  |  |
| Bits      | 15 | 14 | 13 | 12       | 11          | 10 | 9  | 8  |  |  |
| SW Access |    |    |    | R'       | W           |    |    |    |  |  |
| HW Access |    |    |    | F        | र           |    |    |    |  |  |
| Name      |    |    |    | SAR_CHAN | N_EN [15:8] |    |    |    |  |  |
| Bits      | 23 | 22 | 21 | 20       | 19          | 18 | 17 | 16 |  |  |
| SW Access |    |    |    | No       | ne          |    |    |    |  |  |
| HW Access |    |    |    | No       | ne          |    |    |    |  |  |
| Name      |    |    |    | None [   | [23:16]     |    |    |    |  |  |
| Bits      | 31 | 30 | 29 | 28       | 27          | 26 | 25 | 24 |  |  |
| SW Access |    |    |    | No       | ne          |    |    |    |  |  |
| HW Access |    |    |    | No       | ne          |    |    |    |  |  |
| Name      |    |    |    | None [   | 24.241      |    |    |    |  |  |

| Bits | Name | Description |
|------|------|-------------|
|      |      |             |

15:0 SAR\_CHAN\_EN

Channel enable.

- 0: the corresponding channel is disabled.
- 1: the corresponding channel is enabled, it will be included in the next scan. Default Value:  $\mathbf{0}$

Default value: 0



#### 9.1.8 SAR\_START\_CTRL

Start control register (firmware trigger).

Address: 0x401A0024 Retention: Retained

| Bits      | 7  | 6                             | 5  | 4    | 3       | 2  | 1  | 0  |  |  |
|-----------|----|-------------------------------|----|------|---------|----|----|----|--|--|
| SW Access |    | None                          |    |      |         |    |    |    |  |  |
| HW Access |    | None                          |    |      |         |    |    |    |  |  |
| Name      |    | None [7:1] SAR_FW_T<br>RIGGER |    |      |         |    |    |    |  |  |
| Bits      | 15 | 14                            | 13 | 12   | 11      | 10 | 9  | 8  |  |  |
| SW Access |    |                               |    | No   | ne      |    |    |    |  |  |
| HW Access |    | None                          |    |      |         |    |    |    |  |  |
| Name      |    |                               |    | None | [15:8]  |    |    |    |  |  |
| Bits      | 23 | 22                            | 21 | 20   | 19      | 18 | 17 | 16 |  |  |
| SW Access |    |                               |    | No   | ne      |    |    |    |  |  |
| HW Access |    |                               |    | No   | ne      |    |    |    |  |  |
| Name      |    |                               |    | None | [23:16] |    |    |    |  |  |
| Bits      | 31 | 30                            | 29 | 28   | 27      | 26 | 25 | 24 |  |  |
| SW Access |    |                               |    | No   | ne      |    |    |    |  |  |
| HW Access |    |                               |    | No   | ne      |    |    |    |  |  |
| Name      |    |                               |    | None | [31:24] |    |    |    |  |  |

| Bits | Name | Description |
|------|------|-------------|
|      |      |             |

0 SAR\_FW\_TRIGGER

When firmware writes a 1 here it will trigger the next scan of enabled channels, hardware clears this bit when the scan started with this trigger is completed. If scanning continuously the trigger is ignored and hardware clears this bit after the next scan is done. This bit is also cleared when the SAR is disabled.

Default Value: 0

PSoC 4100/4200 Family PSoC 4 Registers TRM, Spec. # 001-85847 Rev. \*B



#### 9.1.9 SAR\_CHAN\_CONFIG

Channel configuration register.

Address: 0x401A0080 Retention: Retained

| Bits      | 7                  | 6       | 5                              | 4      | 3            | 2                  | 1                  | 0                           |  |
|-----------|--------------------|---------|--------------------------------|--------|--------------|--------------------|--------------------|-----------------------------|--|
| SW Access | None               |         | RW                             |        |              | RW                 |                    |                             |  |
| HW Access | None               |         | R                              |        | None         | R                  |                    |                             |  |
| Name      | None               | SAR     | _PORT_ADDR                     | [6:4]  | None         | SAR_PIN_ADDR [2:0] |                    |                             |  |
| Bits      | 15                 | 14      | 13                             | 12     | 11           | 10                 | 9                  | 8                           |  |
| SW Access | No                 | ne      | RW N                           |        | None         | RW                 | RW                 | RW                          |  |
| HW Access | No                 | ne      | F                              | ۲      | None         | R                  | R                  | R                           |  |
| Name      | None               | [15:14] | SAR_SAMPLE_TIME_SEL<br>[13:12] |        | None         | SAR_AVG_<br>EN     | SAR_RESO<br>LUTION | SAR_DIFFE<br>RENTIAL_E<br>N |  |
| Bits      | 23                 | 22      | 21                             | 20     | 19           | 18                 | 17                 | 16                          |  |
| SW Access | Ï                  |         |                                | No     | ne           | '                  |                    |                             |  |
| HW Access |                    |         |                                | No     | ne           |                    |                    |                             |  |
| Name      |                    |         |                                | None [ | 23:16]       |                    |                    |                             |  |
| Bits      | 31                 | 30      | 29                             | 28     | 27           | 26                 | 25                 | 24                          |  |
| SW Access | RW                 |         | None                           |        |              |                    |                    |                             |  |
| HW Access | R                  | None    |                                |        |              |                    |                    |                             |  |
| Name      | SAR_DSI_<br>OUT_EN |         |                                |        | None [30:24] | I                  |                    |                             |  |

| Bits    | Name                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31      | SAR_DSI_OUT_EN          | DSI data output enable for this channel.  - 0: the conversion result for this channel is only stored in the channel data register and the corresponding CHAN_DATA_VALID bit is set.  - 1: the conversion result for this channel is stored in the channel data register and the corresponding CHAN_DATA_VALID bit is set. The same data (same formating), together with the channel number, is sent out on the DSI communication channel for processing in UDBs. Default Value: 0 |
| 13 : 12 | SAR_SAMPLE_TIME_SE<br>L | Sample time select: select which of the 4 global sample times to use for this channel Default Value: 0                                                                                                                                                                                                                                                                                                                                                                            |
| 10      | SAR_AVG_EN              | Averaging enable for this channel. If set the AVG_CNT and AVG_SHIFT settings are used for sampling the addressed pin(s) Default Value: 0                                                                                                                                                                                                                                                                                                                                          |
| 9       | SAR_RESOLUTION          | Resolution for this channel. When AVG_EN is set this bit is ignored and always a 12-bit resolution is used for this channel.  Default Value: 0                                                                                                                                                                                                                                                                                                                                    |



#### **9.1.9 SAR\_CHAN\_CONFIG** (continued)

0x0: 12B:

12-bit resolution is used for this channel.

0x1: SUBRES:

The resolution specified by SUB\_RESOLUTION in the SAR\_SAMPLE\_CTRL register is used for

this channel.

8 SAR\_DIFFERENTIAL\_EN Differential enable for this channel.

- 0: The voltage on the addressed pin is measured (Single-ended) and the resulting value is

stored in the corresponding data register.

- 1: The differential voltage on the addressed pin pair is measured and the resulting value is

stored in the corresponding data register. (PIN\_ADDR[0] is ignored).

Default Value: 0

6:4 SAR\_PORT\_ADDR Address of the port that contains the pin to be sampled by this channel.

Default Value: 0

**0x0: SARMUX:** SARMUX pins.

**0x1: CTB0:** CTB0

**0x2: CTB1:** CTB1

**0x3: CTB2:** CTB2

**0x4: CTB3:** CTB3

0x6: AROUTE\_VIRT: AROUTE virtual port 0x7: SARMUX\_VIRT:

SARMUX virtual port

2:0 SAR\_PIN\_ADDR

Address of the pin to be sampled by this channel. If differential is enabled then PIN\_ADDR[0] is

ignored and considered to be 0, i.e. PIN\_ADDR points to the even pin of a pin pair.

Default Value: 0



# 9.1.10 SAR\_CHAN\_WORK

Channel working data register

Address: 0x401A0100
Retention: Not Retained

| Bits      | 7                               | 6                | 5  | 4      | 3            | 2  | 1  | 0  |  |  |  |
|-----------|---------------------------------|------------------|----|--------|--------------|----|----|----|--|--|--|
| SW Access | R                               |                  |    |        |              |    |    |    |  |  |  |
| HW Access |                                 | RW               |    |        |              |    |    |    |  |  |  |
| Name      |                                 |                  |    | SAR_W0 | ORK [7:0]    |    |    |    |  |  |  |
| Bits      | 15                              | 14 13 12 11 10 9 |    |        |              |    |    |    |  |  |  |
| SW Access |                                 |                  |    | F      | ₹            |    |    |    |  |  |  |
| HW Access |                                 |                  |    | R      | W            |    |    |    |  |  |  |
| Name      |                                 | SAR_WORK [15:8]  |    |        |              |    |    |    |  |  |  |
| Bits      | 23                              | 22               | 21 | 20     | 19           | 18 | 17 | 16 |  |  |  |
| SW Access |                                 |                  |    | No     | ne           |    |    |    |  |  |  |
| HW Access |                                 |                  |    | No     | one          |    |    |    |  |  |  |
| Name      |                                 |                  |    | None   | [23:16]      |    |    |    |  |  |  |
| Bits      | 31                              | 30               | 29 | 28     | 27           | 26 | 25 | 24 |  |  |  |
| SW Access | R                               |                  |    |        | None         |    |    |    |  |  |  |
| HW Access | W                               |                  |    |        | None         |    |    |    |  |  |  |
| Name      | SAR_CHAN<br>_WORK_VA<br>LID_MIR |                  |    |        | None [30:24] |    |    |    |  |  |  |

| Bits   | Name                        | Description                                                                                                                       |
|--------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| 31     | SAR_CHAN_WORK_VALI<br>D_MIR | mirror bit of corresponding bit in SAR_CHAN_WORK_VALID register Default Value: 0                                                  |
| 15 : 0 | SAR_WORK                    | SAR conversion working data of the channel. The data is written here right after sampling this channel.  Default Value: Undefined |



# 9.1.11 SAR\_CHAN\_RESULT

Channel result data register

Address: 0x401A0180 Retention: Not Retained

| Bits      | 7                                 | 6                          | 5                             | 4       | 3          | 2    | 1  | 0  |  |  |  |
|-----------|-----------------------------------|----------------------------|-------------------------------|---------|------------|------|----|----|--|--|--|
| SW Access | Ï                                 | R                          |                               |         |            |      |    |    |  |  |  |
| HW Access | ii ii                             | W                          |                               |         |            |      |    |    |  |  |  |
| Name      |                                   |                            |                               | SAR_RES | SULT [7:0] |      |    |    |  |  |  |
| Bits      | 15                                | 15 14 13 12 11 10 9 8      |                               |         |            |      |    |    |  |  |  |
| SW Access |                                   |                            |                               | F       | ₹          |      |    |    |  |  |  |
| HW Access | Ï .                               |                            |                               | V       | V          |      |    |    |  |  |  |
| Name      |                                   | SAR_RESULT [15:8]          |                               |         |            |      |    |    |  |  |  |
| Bits      | 23                                | 22                         | 21                            | 20      | 19         | 18   | 17 | 16 |  |  |  |
| SW Access |                                   |                            |                               | No      | ne         |      |    |    |  |  |  |
| HW Access | ii .                              |                            |                               | No      | ne         |      |    |    |  |  |  |
| Name      |                                   |                            |                               | None    | [23:16]    |      |    |    |  |  |  |
| Bits      | 31                                | 30                         | 29                            | 28      | 27         | 26   | 25 | 24 |  |  |  |
| SW Access | R                                 | R                          | R                             |         |            | None |    |    |  |  |  |
| HW Access | W                                 | W                          | W                             | None    |            |      |    |    |  |  |  |
| Name      | SAR_CHAN<br>_RESULT_<br>VALID_MIR | SAR_RANG<br>E_INTR_MI<br>R | SAR_SATU<br>RATE_INTR<br>_MIR | TU      |            |      |    |    |  |  |  |

| Bits   | Name                          | Description                                                                                                                                                            |
|--------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31     | SAR_CHAN_RESULT_VA<br>LID_MIR | mirror bit of corresponding bit in SAR_CHAN_RESULT_VALID register Default Value: 0                                                                                     |
| 30     | SAR_RANGE_INTR_MIR            | mirror bit of corresponding bit in SAR_RANGE_INTR register<br>Default Value: 0                                                                                         |
| 29     | SAR_SATURATE_INTR_<br>MIR     | mirror bit of corresponding bit in SAR_SATURATE_INTR register Default Value: 0                                                                                         |
| 15 : 0 | SAR_RESULT                    | SAR conversion result of the channel. The data is copied here from the WORK field after all enabled channels in this scan have been sampled.  Default Value: Undefined |



# 9.1.12 SAR\_CHAN\_WORK\_VALID

Channel working data register valid bits

Address: 0x401A0200 Retention: Not Retained

| Bits      | 7                          | 6            | 5  | 4          | 3            | 2   | 1  | 0  |
|-----------|----------------------------|--------------|----|------------|--------------|-----|----|----|
| SW Access | R                          |              |    |            |              |     |    |    |
| HW Access |                            |              |    | R'         | W            |     |    |    |
| Name      |                            |              | S  | AR_CHAN_WC | ORK_VALID [7 | :0] |    |    |
| Bits      | 15                         | 14           | 13 | 12         | 11           | 10  | 9  | 8  |
| SW Access | R                          |              |    |            |              |     |    |    |
| HW Access |                            | RW           |    |            |              |     |    |    |
| Name      | SAR_CHAN_WORK_VALID [15:8] |              |    |            |              |     |    |    |
| Bits      | 23                         | 22           | 21 | 20         | 19           | 18  | 17 | 16 |
| SW Access |                            |              |    | No         | ne           |     |    |    |
| HW Access |                            |              |    | No         | ne           |     |    |    |
| Name      |                            |              |    | None [     | 23:16]       |     |    |    |
| Bits      | 31                         | 30           | 29 | 28         | 27           | 26  | 25 | 24 |
| SW Access |                            | None         |    |            |              |     |    |    |
| HW Access | None                       |              |    |            |              |     |    |    |
| Name      |                            | None [31:24] |    |            |              |     |    |    |

| Bits | Name               | Description                                                                                    |
|------|--------------------|------------------------------------------------------------------------------------------------|
| 15:0 | SAR_CHAN_WORK_VALI | If set the corresponding WORK data is valid, i.e. was already sampled during the current scan. |
|      | D                  | Default Value: 0                                                                               |



# 9.1.13 SAR\_CHAN\_RESULT\_VALID

Channel result data register valid bits

Address: 0x401A0204
Retention: Not Retained

| Bits      | 7                            | 6    | 5  | 4          | 3            | 2    | 1  | 0  |
|-----------|------------------------------|------|----|------------|--------------|------|----|----|
| SW Access | R                            |      |    |            |              |      |    |    |
| HW Access |                              |      |    | R          | W            |      |    |    |
| Name      |                              |      | SA | AR_CHAN_RE | SULT_VALID [ | 7:0] |    |    |
| Bits      | 15                           | 14   | 13 | 12         | 11           | 10   | 9  | 8  |
| SW Access |                              | R    |    |            |              |      |    |    |
| HW Access |                              | RW   |    |            |              |      |    |    |
| Name      | SAR_CHAN_RESULT_VALID [15:8] |      |    |            |              |      |    |    |
| Bits      | 23                           | 22   | 21 | 20         | 19           | 18   | 17 | 16 |
| SW Access |                              |      |    | No         | ne           |      |    |    |
| HW Access |                              |      |    | No         | one          |      |    |    |
| Name      |                              |      |    | None       | [23:16]      |      |    |    |
| Bits      | 31                           | 30   | 29 | 28         | 27           | 26   | 25 | 24 |
| SW Access |                              | None |    |            |              |      |    |    |
| HW Access | None                         |      |    |            |              |      |    |    |
| Name      |                              |      |    | None       | [31:24]      |      |    |    |

| Bits | Name                      | Description                                                                                            |
|------|---------------------------|--------------------------------------------------------------------------------------------------------|
| 15:0 | SAR_CHAN_RESULT_VA<br>LID | If set the corresponding RESULT data is valid, i.e. was sampled during the last scan. Default Value: 0 |



# **9.1.14 SAR\_STATUS**

Current status of internal SAR registers (mostly for debug)

Address: 0x401A0208
Retention: Not Retained

| Bits      | 7        | 6                   | 5    | 4    | 3                  | 2  | 1  | 0  |  |  |
|-----------|----------|---------------------|------|------|--------------------|----|----|----|--|--|
| SW Access |          | None                |      | R    |                    |    |    |    |  |  |
| HW Access |          | None                |      |      |                    | W  |    |    |  |  |
| Name      |          | None [7:5]          |      |      | SAR_CUR_CHAN [4:0] |    |    |    |  |  |
| Bits      | 15       | 14                  | 13   | 12   | 11                 | 10 | 9  | 8  |  |  |
| SW Access |          | None                |      |      |                    |    |    |    |  |  |
| HW Access |          | None                |      |      |                    |    |    |    |  |  |
| Name      |          | None [15:8]         |      |      |                    |    |    |    |  |  |
| Bits      | 23       | 22                  | 21   | 20   | 19                 | 18 | 17 | 16 |  |  |
| SW Access |          | None                |      |      |                    |    |    |    |  |  |
| HW Access |          |                     |      | No   | one                |    |    |    |  |  |
| Name      |          |                     |      | None | [23:16]            |    |    |    |  |  |
| Bits      | 31       | 30                  | 29   | 28   | 27                 | 26 | 25 | 24 |  |  |
| SW Access | R        | R                   | None |      |                    |    |    |    |  |  |
| HW Access | W        | W                   | None |      |                    |    |    |    |  |  |
| Name      | SAR_BUSY | SAR_SW_V<br>REF_NEG |      |      |                    |    |    |    |  |  |

| Bits | Name            | Description                                                                                                                                                                                        |
|------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | SAR_BUSY        | If high then the SAR is busy with a conversion. This bit is always high when CONTINUOUS is set. Firmware should wait for this bit to be low before putting the SAR in power down. Default Value: 0 |
| 30   | SAR_SW_VREF_NEG | the current switch status, including DSI and sequencer controls, of the switch in the SARADC that shorts NEG with VREF input (see NEG_SEL).  Default Value: 0                                      |
| 4:0  | SAR_CUR_CHAN    | current channel being sampled (channel 16 indicates the injection channel), only valid if BUSY. Default Value: 0                                                                                   |



#### 9.1.15 SAR\_AVG\_STAT

Current averaging status (for debug)

Address: 0x401A020C Retention: Not Retained

| Bits      | 7                       | 6                       | 5       | 4  | 3  | 2          | 1             | 0  |  |
|-----------|-------------------------|-------------------------|---------|----|----|------------|---------------|----|--|
| SW Access | R                       |                         |         |    |    |            |               |    |  |
| HW Access |                         | W                       |         |    |    |            |               |    |  |
| Name      |                         | SAR_CUR_AVG_ACCU [7:0]  |         |    |    |            |               |    |  |
| Bits      | 15                      | 14                      | 13      | 12 | 11 | 10         | 9             | 8  |  |
| SW Access |                         | R                       |         |    |    |            |               |    |  |
| HW Access |                         | W                       |         |    |    |            |               |    |  |
| Name      | SAR_CUR_AVG_ACCU [15:8] |                         |         |    |    |            |               |    |  |
| Bits      | 23                      | 22                      | 21      | 20 | 19 | 18         | 17            | 16 |  |
| SW Access |                         | No                      | one     |    |    | ·          | ₹             |    |  |
| HW Access |                         | No                      | one     |    |    | ١          | V             |    |  |
| Name      |                         | None                    | [23:20] |    | ;  | SAR_CUR_AV | G_ACCU [19:10 | 6] |  |
| Bits      | 31                      | 30                      | 29      | 28 | 27 | 26         | 25            | 24 |  |
| SW Access |                         | R                       |         |    |    |            |               |    |  |
| HW Access | W                       |                         |         |    |    |            |               |    |  |
| Name      |                         | SAR_CUR_AVG_CNT [31:24] |         |    |    |            |               |    |  |

| Bits    | Name             | Description                                                                                                                                                                    |
|---------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31 : 24 | SAR_CUR_AVG_CNT  | the current value of the averaging counter. Note that the value shown is updated after the sampling time and therefore runs ahead of the accumulator update.  Default Value: 0 |
| 19:0    | SAR_CUR_AVG_ACCU | the current value of the averaging accumulator Default Value: 0                                                                                                                |



#### 9.1.16 **SAR\_INTR**

Interrupt request register.
Address: 0x401A0210
Retention: Not Retained

| Bits      | 7                              | 6                          | 5                             | 4                    | 3                              | 2                             | 1                         | 0                |
|-----------|--------------------------------|----------------------------|-------------------------------|----------------------|--------------------------------|-------------------------------|---------------------------|------------------|
| SW Access | RW1C                           | RW1C                       | RW1C                          | RW1C                 | RW1C                           | RW1C                          | RW1C                      | RW1C             |
| HW Access | RW1S                           | RW1S                       | RW1S                          | RW1S                 | RW1S                           | RW1S                          | RW1S                      | RW1S             |
| Name      | SAR_INJ_C<br>OLLISION_I<br>NTR | SAR_INJ_R<br>ANGE_INT<br>R | SAR_INJ_S<br>ATURATE_I<br>NTR | SAR_INJ_E<br>OC_INTR | SAR_DSI_<br>COLLISION<br>_INTR | SAR_FW_C<br>OLLISION_I<br>NTR | SAR_OVER<br>FLOW_INT<br>R | SAR_EOS_<br>INTR |
| Bits      | 15                             | 14                         | 13                            | 12                   | 11                             | 10                            | 9                         | 8                |
| SW Access |                                |                            |                               | No                   | ne                             |                               |                           |                  |
| HW Access |                                | None                       |                               |                      |                                |                               |                           |                  |
| Name      |                                |                            |                               | None                 | [15:8]                         |                               |                           |                  |
| Bits      | 23                             | 22                         | 21                            | 20                   | 19                             | 18                            | 17                        | 16               |
| SW Access |                                |                            |                               | No                   | ne                             |                               |                           |                  |
| HW Access |                                |                            |                               | No                   | ne                             |                               |                           |                  |
| Name      |                                |                            |                               | None                 | [23:16]                        |                               |                           |                  |
| Bits      | 31                             | 30                         | 29                            | 28                   | 27                             | 26                            | 25                        | 24               |
| SW Access |                                |                            |                               | No                   | ne                             |                               |                           |                  |
| HW Access |                                | None                       |                               |                      |                                |                               |                           |                  |
| Name      |                                |                            |                               | None                 | [31:24]                        |                               |                           |                  |

| Bits | Name                       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | SAR_INJ_COLLISION_IN<br>TR | Injection Collision Interrupt: hardware sets this interrupt when the injection trigger signal is asserted (INJ_START_EN==1 && INJ_TAILGATING==0) while the SAR is BUSY. Raising this interrupt is delayed to when the sampling of the injection channel has been completed, i.e. not when the preceeding scan with which this trigger collided is completed. When this interrupt is set it implies that the injection channel was sampled later than was intended. Write with '1' to clear bit.  Default Value: 0 |
| 6    | SAR_INJ_RANGE_INTR         | Injection Range detect Interrupt: hardware sets this interrupt if the injection conversion result (after averaging) met the condition specified by the SAR_RANGE registers. Write with '1' to clear bit.  Default Value: 0                                                                                                                                                                                                                                                                                        |
| 5    | SAR_INJ_SATURATE_IN<br>TR  | Injection Saturation Interrupt: hardware sets this interrupt if an injection conversion result (before averaging) is either 0x000 or 0xFFF (for 12-bit resolution), this is an indication that the ADC likely saturated. Write with '1' to clear bit.  Default Value: 0                                                                                                                                                                                                                                           |



#### 9.1.16 SAR\_INTR (continued) 4 SAR\_INJ\_EOC\_INTR Injection End of Conversion Interrupt: hardware sets this interrupt after completing the conversion for the injection channel (irrespective of if tailgating was used). Write with '1' to clear bit. Default Value: 0 DSI Collision Interrupt: hardware sets this interrupt when the DSI trigger signal is asserted while 3 SAR\_DSI\_COLLISION\_IN the SAR is BUSY. Raising this interrupt is delayed to when the scan caused by the DSI trigger has been completed, i.e. not when the preceeding scan with which this trigger collided is completed. When this interrupt is set it implies that the channels were sampled later than was intended (jitter). Write with '1' to clear bit. Default Value: 0 SAR\_FW\_COLLISION\_IN Firmware Collision Interrupt: hardware sets this interrupt when FW\_TRIGGER is asserted while TR the SAR is BUSY. Raising this interrupt is delayed to when the scan caused by the FW\_TRIGGER has been completed, i.e. not when the preceeding scan with which this trigger collided is completed. When this interrupt is set it implies that the channels were sampled later than was intended (jitter). Write with '1' to clear bit. Default Value: 0 Overflow Interrupt: hardware sets this interrupt when it sets a new EOS\_INTR while that bit was 1 SAR\_OVERFLOW\_INTR not yet cleared by the firmware. Write with '1' to clear bit. Default Value: 0 0 SAR\_EOS\_INTR End Of Scan Interrupt: hardware sets this interrupt after completing a scan of all the enabled channels. Write with '1' to clear bit. Default Value: 0



# 9.1.17 SAR\_INTR\_SET

Interrupt set request register

Address: 0x401A0214
Retention: Not Retained

| Bits      | 7                             | 6                     | 5                            | 4                   | 3                             | 2                            | 1                    | 0               |
|-----------|-------------------------------|-----------------------|------------------------------|---------------------|-------------------------------|------------------------------|----------------------|-----------------|
| SW Access | RW1S                          | RW1S                  | RW1S                         | RW1S                | RW1S                          | RW1S                         | RW1S                 | RW1S            |
| HW Access | А                             | А                     | А                            | А                   | А                             | А                            | А                    | А               |
| Name      | SAR_INJ_C<br>OLLISION_<br>SET | SAR_INJ_R<br>ANGE_SET | SAR_INJ_S<br>ATURATE_<br>SET | SAR_INJ_E<br>OC_SET | SAR_DSI_<br>COLLISION<br>_SET | SAR_FW_C<br>OLLISION_<br>SET | SAR_OVER<br>FLOW_SET | SAR_EOS_<br>SET |
| Bits      | 15                            | 14                    | 13                           | 12                  | 11                            | 10                           | 9                    | 8               |
| SW Access |                               |                       |                              | No                  | ne                            |                              |                      |                 |
| HW Access |                               | None                  |                              |                     |                               |                              |                      |                 |
| Name      |                               |                       |                              | None                | [15:8]                        |                              |                      |                 |
| Bits      | 23                            | 22                    | 21                           | 20                  | 19                            | 18                           | 17                   | 16              |
| SW Access |                               |                       |                              | No                  | ne                            |                              |                      |                 |
| HW Access |                               |                       |                              | No                  | ne                            |                              |                      |                 |
| Name      |                               |                       |                              | None                | [23:16]                       |                              |                      |                 |
| Bits      | 31                            | 30                    | 29                           | 28                  | 27                            | 26                           | 25                   | 24              |
| SW Access |                               |                       |                              | No                  | ne                            |                              |                      |                 |
| HW Access |                               |                       |                              | No                  | ne                            |                              |                      |                 |
| Name      |                               |                       |                              | None                | [31:24]                       |                              |                      |                 |

| Bits | Name                      | Description                                                                             |
|------|---------------------------|-----------------------------------------------------------------------------------------|
| 7    | SAR_INJ_COLLISION_SE<br>T | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 6    | SAR_INJ_RANGE_SET         | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 5    | SAR_INJ_SATURATE_SE<br>T  | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 4    | SAR_INJ_EOC_SET           | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 3    | SAR_DSI_COLLISION_S<br>ET | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 2    | SAR_FW_COLLISION_S<br>ET  | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 1    | SAR_OVERFLOW_SET          | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |



#### 9.1.17 SAR\_INTR\_SET (continued)

0 SAR\_EOS\_SET Write with '1' to set corresponding bit in interrupt request register.



# 9.1.18 SAR\_INTR\_MASK

Interrupt mask register.
Address: 0x401A0218
Retention: Retained

| Bits      | 7                              | 6                          | 5                             | 4                    | 3                              | 2                             | 1                         | 0                |
|-----------|--------------------------------|----------------------------|-------------------------------|----------------------|--------------------------------|-------------------------------|---------------------------|------------------|
| SW Access | RW                             | RW                         | RW                            | RW                   | RW                             | RW                            | RW                        | RW               |
| HW Access | R                              | R                          | R                             | R                    | R                              | R                             | R                         | R                |
| Name      | SAR_INJ_C<br>OLLISION_<br>MASK | SAR_INJ_R<br>ANGE_MA<br>SK | SAR_INJ_S<br>ATURATE_<br>MASK | SAR_INJ_E<br>OC_MASK | SAR_DSI_<br>COLLISION<br>_MASK | SAR_FW_C<br>OLLISION_<br>MASK | SAR_OVER<br>FLOW_MA<br>SK | SAR_EOS_<br>MASK |
| Bits      | 15                             | 14                         | 13                            | 12                   | 11                             | 10                            | 9                         | 8                |
| SW Access |                                |                            |                               | No                   | ne                             |                               |                           |                  |
| HW Access |                                | None                       |                               |                      |                                |                               |                           |                  |
| Name      |                                |                            |                               | None                 | [15:8]                         |                               |                           |                  |
| Bits      | 23                             | 22                         | 21                            | 20                   | 19                             | 18                            | 17                        | 16               |
| SW Access |                                |                            |                               | No                   | ne                             |                               |                           |                  |
| HW Access |                                |                            |                               | No                   | ne                             |                               |                           |                  |
| Name      |                                |                            |                               | None                 | [23:16]                        |                               |                           |                  |
| Bits      | 31                             | 30                         | 29                            | 28                   | 27                             | 26                            | 25                        | 24               |
| SW Access |                                |                            |                               | No                   | ne                             |                               |                           |                  |
| HW Access |                                |                            |                               | No                   | ne                             |                               |                           |                  |
| Name      |                                |                            |                               | None                 | [31:24]                        |                               |                           |                  |

| Bits | Name                       | Description                                                                    |
|------|----------------------------|--------------------------------------------------------------------------------|
| 7    | SAR_INJ_COLLISION_M<br>ASK | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 6    | SAR_INJ_RANGE_MASK         | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 5    | SAR_INJ_SATURATE_M<br>ASK  | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 4    | SAR_INJ_EOC_MASK           | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 3    | SAR_DSI_COLLISION_M<br>ASK | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 2    | SAR_FW_COLLISION_M<br>ASK  | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 1    | SAR_OVERFLOW_MASK          | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |



#### 9.1.18 SAR\_INTR\_MASK (continued)

0 SAR\_EOS\_MASK Mask bit for corresponding bit in interrupt request register.



# 9.1.19 SAR\_INTR\_MASKED

Interrupt masked request register

Address: 0x401A021C Retention: Not Retained

| Bits      | 7                                | 6                            | 5                               | 4                          | 3                                | 2                               | 1                           | 0                  |
|-----------|----------------------------------|------------------------------|---------------------------------|----------------------------|----------------------------------|---------------------------------|-----------------------------|--------------------|
| SW Access | R                                | R                            | R                               | R                          | R                                | R                               | R                           | R                  |
| HW Access | W                                | W                            | W                               | W                          | W                                | W                               | W                           | W                  |
| Name      | SAR_INJ_C<br>OLLISION_<br>MASKED | SAR_INJ_R<br>ANGE_MA<br>SKED | SAR_INJ_S<br>ATURATE_<br>MASKED | SAR_INJ_E<br>OC_MASK<br>ED | SAR_DSI_<br>COLLISION<br>_MASKED | SAR_FW_C<br>OLLISION_<br>MASKED | SAR_OVER<br>FLOW_MA<br>SKED | SAR_EOS_<br>MASKED |
| Bits      | 15                               | 14                           | 13                              | 12                         | 11                               | 10                              | 9                           | 8                  |
| SW Access |                                  |                              |                                 | No                         | ne                               |                                 |                             |                    |
| HW Access |                                  | None                         |                                 |                            |                                  |                                 |                             |                    |
| Name      |                                  |                              |                                 | None                       | [15:8]                           |                                 |                             |                    |
| Bits      | 23                               | 22                           | 21                              | 20                         | 19                               | 18                              | 17                          | 16                 |
| SW Access |                                  |                              |                                 | No                         | ne                               |                                 |                             |                    |
| HW Access |                                  |                              |                                 | No                         | ne                               |                                 |                             |                    |
| Name      |                                  |                              |                                 | None                       | [23:16]                          |                                 |                             |                    |
| Bits      | 31                               | 30                           | 29                              | 28                         | 27                               | 26                              | 25                          | 24                 |
| SW Access |                                  |                              |                                 | No                         | ne                               |                                 |                             |                    |
| HW Access |                                  |                              |                                 | No                         | ne                               |                                 |                             |                    |
| Name      |                                  |                              |                                 | None                       | [31:24]                          |                                 |                             |                    |

| Bits | Name                         | Description                                                          |
|------|------------------------------|----------------------------------------------------------------------|
| 7    | SAR_INJ_COLLISION_M<br>ASKED | Logical and of corresponding request and mask bits. Default Value: 0 |
| 6    | SAR_INJ_RANGE_MASK<br>ED     | Logical and of corresponding request and mask bits. Default Value: 0 |
| 5    | SAR_INJ_SATURATE_M<br>ASKED  | Logical and of corresponding request and mask bits. Default Value: 0 |
| 4    | SAR_INJ_EOC_MASKED           | Logical and of corresponding request and mask bits. Default Value: 0 |
| 3    | SAR_DSI_COLLISION_M<br>ASKED | Logical and of corresponding request and mask bits. Default Value: 0 |
| 2    | SAR_FW_COLLISION_M<br>ASKED  | Logical and of corresponding request and mask bits. Default Value: 0 |
| 1    | SAR_OVERFLOW_MASK ED         | Logical and of corresponding request and mask bits. Default Value: 0 |



#### 9.1.19 SAR\_INTR\_MASKED (continued)

0 SAR\_EOS\_MASKED Logical and of corresponding request and mask bits.



#### 9.1.20 SAR\_SATURATE\_INTR

Saturate interrupt request register.

Address: 0x401A0220 Retention: Not Retained

| Bits      | 7  | 6                        | 5  | 4          | 3             | 2  | 1  | 0  |
|-----------|----|--------------------------|----|------------|---------------|----|----|----|
| SW Access |    |                          |    | RW         | /1C           |    |    |    |
| HW Access |    |                          |    | RW         | /1S           |    |    |    |
| Name      |    |                          |    | SAR_SATURA | TE_INTR [7:0] |    |    |    |
| Bits      | 15 | 14                       | 13 | 12         | 11            | 10 | 9  | 8  |
| SW Access |    |                          |    | RW         | /1C           |    |    |    |
| HW Access |    |                          |    | RW         | /1S           |    |    |    |
| Name      |    | SAR_SATURATE_INTR [15:8] |    |            |               |    |    |    |
| Bits      | 23 | 22                       | 21 | 20         | 19            | 18 | 17 | 16 |
| SW Access |    |                          |    | No         | ne            |    |    |    |
| HW Access |    |                          |    | No         | ne            |    |    |    |
| Name      |    |                          |    | None       | [23:16]       |    |    |    |
| Bits      | 31 | 30                       | 29 | 28         | 27            | 26 | 25 | 24 |
| SW Access |    |                          |    | No         | ne            |    |    |    |
| HW Access |    |                          |    | No         | ne            |    |    |    |
| Name      |    |                          |    | None [     | [31:24]       |    |    |    |

| Bits   | Name              | Description                                                                                                                                                                                                                                                     |
|--------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 : 0 | SAR_SATURATE_INTR | Saturate Interrupt: hardware sets this interrupt for each channel if a conversion result (before averaging) of that channel is either 0x000 or 0xFFF (for 12-bit resolution), this is an indication that the ADC likely saturated. Write with '1' to clear bit. |



# 9.1.21 SAR\_SATURATE\_INTR\_SET

Saturate interrupt set request register

Address: 0x401A0224
Retention: Not Retained

| Bits      | 7  | 6                       | 5  | 4          | 3             | 2  | 1  | 0  |
|-----------|----|-------------------------|----|------------|---------------|----|----|----|
| SW Access |    |                         |    | RW         | /1S           |    |    |    |
| HW Access |    |                         |    | A          | 4             |    |    |    |
| Name      |    |                         |    | SAR_SATURA | ATE_SET [7:0] |    |    |    |
| Bits      | 15 | 15 14 13 12 11 10 9     |    |            |               |    |    |    |
| SW Access |    |                         |    | RW         | /1S           |    |    |    |
| HW Access |    | A                       |    |            |               |    |    |    |
| Name      |    | SAR_SATURATE_SET [15:8] |    |            |               |    |    |    |
| Bits      | 23 | 22                      | 21 | 20         | 19            | 18 | 17 | 16 |
| SW Access |    |                         |    | No         | ne            |    |    |    |
| HW Access |    |                         |    | No         | ne            |    |    |    |
| Name      |    |                         |    | None [     | [23:16]       |    |    |    |
| Bits      | 31 | 30                      | 29 | 28         | 27            | 26 | 25 | 24 |
| SW Access |    |                         |    | No         | ne            |    |    |    |
| HW Access |    |                         |    | No         | ne            |    |    |    |
| Name      |    |                         |    | None [     | 31:24]        |    |    |    |

| Bits   | Name             | Description                                                            |
|--------|------------------|------------------------------------------------------------------------|
| 15 : 0 | SAR_SATURATE_SET | Write with '1' to set corresponding bit in interrupt request register. |



# 9.1.22 SAR\_SATURATE\_INTR\_MASK

Saturate interrupt mask register.

Address: 0x401A0228 Retention: Retained

| Bits      | 7  | 7   6   5   4   3   2   1   0 |    |            |              |    |    |    |  |
|-----------|----|-------------------------------|----|------------|--------------|----|----|----|--|
| SW Access |    |                               |    | R'         | W            |    |    |    |  |
| HW Access |    |                               |    | F          | ₹            |    |    |    |  |
| Name      |    |                               |    | SAR_SATURA | TE_MASK [7:0 | )] |    |    |  |
| Bits      | 15 | 14                            | 13 | 12         | 11           | 10 | 9  | 8  |  |
| SW Access |    | RW                            |    |            |              |    |    |    |  |
| HW Access |    | R                             |    |            |              |    |    |    |  |
| Name      |    | SAR_SATURATE_MASK [15:8]      |    |            |              |    |    |    |  |
| Bits      | 23 | 22                            | 21 | 20         | 19           | 18 | 17 | 16 |  |
| SW Access |    |                               |    | No         | ne           |    |    |    |  |
| HW Access |    |                               |    | No         | ne           |    |    |    |  |
| Name      |    |                               |    | None       | [23:16]      |    |    |    |  |
| Bits      | 31 | 30                            | 29 | 28         | 27           | 26 | 25 | 24 |  |
| SW Access |    |                               |    | No         | ne           |    |    |    |  |
| HW Access |    |                               |    | No         | ne           |    |    |    |  |
| Name      |    |                               |    | None [     | 31:241       |    |    |    |  |

| Bits   | Name              | Description                                                                     |
|--------|-------------------|---------------------------------------------------------------------------------|
| 15 : 0 | SAR_SATURATE_MASK | Mask bit for corresponding bit in interrupt request register.  Default Value: 0 |



# 9.1.23 SAR\_SATURATE\_INTR\_MASKED

Saturate interrupt masked request register

Address: 0x401A022C Retention: Not Retained

| Bits      | 7  | 6                          | 5  | 4           | 3           | 2   | 1  | 0  |
|-----------|----|----------------------------|----|-------------|-------------|-----|----|----|
| SW Access |    | R                          |    |             |             |     |    |    |
| HW Access |    |                            |    | V           | V           |     |    |    |
| Name      |    |                            | S  | AR_SATURATI | E_MASKED [7 | :0] |    |    |
| Bits      | 15 | 14                         | 13 | 12          | 11          | 10  | 9  | 8  |
| SW Access |    | R                          |    |             |             |     |    |    |
| HW Access |    | W                          |    |             |             |     |    |    |
| Name      |    | SAR_SATURATE_MASKED [15:8] |    |             |             |     |    |    |
| Bits      | 23 | 22                         | 21 | 20          | 19          | 18  | 17 | 16 |
| SW Access |    |                            | '  | No          | ne          |     |    |    |
| HW Access |    |                            |    | No          | one         |     |    |    |
| Name      |    |                            |    | None        | [23:16]     |     |    |    |
| Bits      | 31 | 30                         | 29 | 28          | 27          | 26  | 25 | 24 |
| SW Access |    |                            |    | No          | ne          |     |    |    |
| HW Access |    |                            |    | No          | one         |     |    |    |
| Name      |    |                            |    | None        | [31:24]     |     |    |    |

| Bits | Name                    | Description                                                          |
|------|-------------------------|----------------------------------------------------------------------|
| 15:0 | SAR_SATURATE_MASK<br>ED | Logical and of corresponding request and mask bits. Default Value: 0 |



#### 9.1.24 SAR\_RANGE\_INTR

Range detect interrupt request register.

Address: 0x401A0230 Retention: Not Retained

| Bits      | 7  | 6                     | 5  | 4        | 3            | 2  | 1  | 0  |
|-----------|----|-----------------------|----|----------|--------------|----|----|----|
| SW Access |    |                       |    | RW       | /1C          |    |    |    |
| HW Access |    |                       |    | RW       | /1S          |    |    |    |
| Name      |    |                       |    | SAR_RANG | E_INTR [7:0] |    |    |    |
| Bits      | 15 | 14                    | 13 | 12       | 11           | 10 | 9  | 8  |
| SW Access |    | RW1C                  |    |          |              |    |    |    |
| HW Access |    | RW1S                  |    |          |              |    |    |    |
| Name      |    | SAR_RANGE_INTR [15:8] |    |          |              |    |    |    |
| Bits      | 23 | 22                    | 21 | 20       | 19           | 18 | 17 | 16 |
| SW Access |    |                       |    | No       | ne           | '  |    |    |
| HW Access |    |                       |    | No       | ne           |    |    |    |
| Name      |    |                       |    | None     | [23:16]      |    |    |    |
| Bits      | 31 | 30                    | 29 | 28       | 27           | 26 | 25 | 24 |
| SW Access |    |                       |    | No       | ne           | '  |    |    |
| HW Access |    |                       |    | No       | ne           |    |    |    |
| Name      |    |                       |    | None I   | [31:24]      |    |    |    |

| Bits | Name | Description |
|------|------|-------------|
|------|------|-------------|

15:0 SAR\_RANGE\_INTR

Range detect Interrupt: hardware sets this interrupt for each channel if the conversion result (after averaging) of that channel met the condition specified by the SAR\_RANGE registers. Write with '1' to clear bit.

Default Value: 0



#### 9.1.25 SAR\_RANGE\_INTR\_SET

Range detect interrupt set request register

Address: 0x401A0234
Retention: Not Retained

| Bits      | 7  | 6                    | 5  | 4        | 3           | 2  | 1  | 0  |
|-----------|----|----------------------|----|----------|-------------|----|----|----|
| SW Access |    | RW1S                 |    |          |             |    |    |    |
| HW Access |    |                      |    | ,        | 4           |    |    |    |
| Name      |    |                      |    | SAR_RANG | E_SET [7:0] |    |    |    |
| Bits      | 15 | 14                   | 13 | 12       | 11          | 10 | 9  | 8  |
| SW Access |    |                      |    | RW       | /1S         |    |    |    |
| HW Access |    | A                    |    |          |             |    |    |    |
| Name      |    | SAR_RANGE_SET [15:8] |    |          |             |    |    |    |
| Bits      | 23 | 22                   | 21 | 20       | 19          | 18 | 17 | 16 |
| SW Access |    |                      |    | No       | ne          |    |    |    |
| HW Access |    |                      |    | No       | ne          |    |    |    |
| Name      |    |                      |    | None     | 23:16]      |    |    |    |
| Bits      | 31 | 30                   | 29 | 28       | 27          | 26 | 25 | 24 |
| SW Access |    |                      |    | No       | ne          |    |    |    |
| HW Access |    |                      |    | No       | ne          |    |    |    |
| Name      |    |                      |    | None     | 31:241      |    |    |    |

| Bits   | Name          | Description                                                                             |
|--------|---------------|-----------------------------------------------------------------------------------------|
| 15 : 0 | SAR_RANGE_SET | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |



# 9.1.26 SAR\_RANGE\_INTR\_MASK

Range detect interrupt mask register.

Address: 0x401A0238 Retention: Retained

| Bits      | 7  | 6                     | 5  | 4         | 3           | 2  | 1  | 0  |
|-----------|----|-----------------------|----|-----------|-------------|----|----|----|
| SW Access |    |                       |    | R'        | W           |    |    |    |
| HW Access |    |                       |    | F         | ₹           |    |    |    |
| Name      |    |                       |    | SAR_RANGE | _MASK [7:0] |    |    |    |
| Bits      | 15 | 14                    | 13 | 12        | 11          | 10 | 9  | 8  |
| SW Access |    |                       |    | R'        | W           |    |    |    |
| HW Access |    | R                     |    |           |             |    |    |    |
| Name      |    | SAR_RANGE_MASK [15:8] |    |           |             |    |    |    |
| Bits      | 23 | 22                    | 21 | 20        | 19          | 18 | 17 | 16 |
| SW Access |    |                       |    | No        | ne          |    |    |    |
| HW Access |    |                       |    | No        | ne          |    |    |    |
| Name      |    |                       |    | None [    | 23:16]      |    |    |    |
| Bits      | 31 | 30                    | 29 | 28        | 27          | 26 | 25 | 24 |
| SW Access |    |                       |    | No        | ne          |    |    |    |
| HW Access |    |                       |    | No        | ne          |    |    |    |
| Name      |    |                       |    | None [    | 31:241      |    |    |    |

| Bits   | Name           | Description                                                                     |
|--------|----------------|---------------------------------------------------------------------------------|
| 15 : 0 | SAR_RANGE_MASK | Mask bit for corresponding bit in interrupt request register.  Default Value: 0 |



# 9.1.27 SAR\_RANGE\_INTR\_MASKED

Range interrupt masked request register

Address: 0x401A023C Retention: Not Retained

| Bits      | 7  | 6                       | 5  | 4          | 3           | 2  | 1  | 0  |
|-----------|----|-------------------------|----|------------|-------------|----|----|----|
| SW Access |    | R                       |    |            |             |    |    |    |
| HW Access |    |                         |    | V          | V           |    |    |    |
| Name      |    |                         |    | SAR_RANGE_ | MASKED [7:0 | ]  |    |    |
| Bits      | 15 | 14                      | 13 | 12         | 11          | 10 | 9  | 8  |
| SW Access |    | R                       |    |            |             |    |    |    |
| HW Access |    | W                       |    |            |             |    |    |    |
| Name      |    | SAR_RANGE_MASKED [15:8] |    |            |             |    |    |    |
| Bits      | 23 | 22                      | 21 | 20         | 19          | 18 | 17 | 16 |
| SW Access |    |                         |    | No         | ne          |    |    |    |
| HW Access |    |                         |    | No         | one         |    |    |    |
| Name      |    |                         |    | None       | [23:16]     |    |    |    |
| Bits      | 31 | 30                      | 29 | 28         | 27          | 26 | 25 | 24 |
| SW Access |    |                         |    | No         | ne          |    |    |    |
| HW Access |    |                         |    | No         | one         |    |    |    |
| Name      |    |                         |    | None       | [31:24]     |    |    |    |

| Bits | Name             | Description                                                          |
|------|------------------|----------------------------------------------------------------------|
| 15:0 | SAR_RANGE_MASKED | Logical and of corresponding request and mask bits. Default Value: 0 |



# 9.1.28 SAR\_INTR\_CAUSE

Interrupt cause register
Address: 0x401A0240
Retention: Not Retained

| Bits      | 7                                        | 6                                | 5                                       | 4                              | 3                                        | 2                                       | 1                               | 0                          |
|-----------|------------------------------------------|----------------------------------|-----------------------------------------|--------------------------------|------------------------------------------|-----------------------------------------|---------------------------------|----------------------------|
| SW Access | R                                        | R                                | R                                       | R                              | R                                        | R                                       | R                               | R                          |
| HW Access | W                                        | W                                | W                                       | W                              | W                                        | W                                       | W                               | W                          |
| Name      | SAR_INJ_C<br>OLLISION_<br>MASKED_<br>MIR | SAR_INJ_R<br>ANGE_MA<br>SKED_MIR | SAR_INJ_S<br>ATURATE_<br>MASKED_<br>MIR | SAR_INJ_E<br>OC_MASK<br>ED_MIR | SAR_DSI_<br>COLLISION<br>_MASKED_<br>MIR | SAR_FW_C<br>OLLISION_<br>MASKED_<br>MIR | SAR_OVER<br>FLOW_MA<br>SKED_MIR | SAR_EOS_<br>MASKED_<br>MIR |
| Bits      | 15                                       | 14                               | 13                                      | 12                             | 11                                       | 10                                      | 9                               | 8                          |
| SW Access |                                          |                                  |                                         | No                             | ne                                       |                                         |                                 |                            |
| HW Access |                                          | None                             |                                         |                                |                                          |                                         |                                 |                            |
| Name      |                                          |                                  |                                         | None                           | [15:8]                                   |                                         |                                 |                            |
| Bits      | 23                                       | 22                               | 21                                      | 20                             | 19                                       | 18                                      | 17                              | 16                         |
| SW Access |                                          |                                  |                                         | No                             | ne                                       |                                         |                                 |                            |
| HW Access |                                          |                                  |                                         | No                             | ne                                       |                                         |                                 |                            |
| Name      |                                          |                                  |                                         | None                           | [23:16]                                  |                                         |                                 |                            |
| Bits      | 31                                       | 30                               | 29                                      | 28                             | 27                                       | 26                                      | 25                              | 24                         |
| SW Access | R                                        | R                                |                                         |                                | No                                       | ne                                      |                                 |                            |
| HW Access | W                                        | W                                |                                         |                                | No                                       | ne                                      |                                 |                            |
| Name      | SAR_RANG<br>E_MASKED<br>_RED             | SAR_SATU<br>RATE_MAS<br>KED_RED  |                                         |                                | None [                                   | [29:24]                                 |                                 |                            |

| Bits | Name                             | Description                                                          |
|------|----------------------------------|----------------------------------------------------------------------|
| 31   | SAR_RANGE_MASKED_<br>RED         | Reduction OR of all SAR_RANGE_INTR_MASKED bits Default Value: 0      |
| 30   | SAR_SATURATE_MASK<br>ED_RED      | Reduction OR of all SAR_SATURATION_INTR_MASKED bits Default Value: 0 |
| 7    | SAR_INJ_COLLISION_M<br>ASKED_MIR | Mirror copy of corresponding bit in SAR_INTR_MASKED Default Value: 0 |
| 6    | SAR_INJ_RANGE_MASK<br>ED_MIR     | Mirror copy of corresponding bit in SAR_INTR_MASKED Default Value: 0 |
| 5    | SAR_INJ_SATURATE_M<br>ASKED_MIR  | Mirror copy of corresponding bit in SAR_INTR_MASKED Default Value: 0 |
| 4    | SAR_INJ_EOC_MASKED<br>_MIR       | Mirror copy of corresponding bit in SAR_INTR_MASKED Default Value: 0 |



# 9.1.28 SAR\_INTR\_CAUSE (continued)

| 3 | SAR_DSI_COLLISION_M<br>ASKED_MIR | Mirror copy of corresponding bit in SAR_INTR_MASKED Default Value: 0 |
|---|----------------------------------|----------------------------------------------------------------------|
| 2 | SAR_FW_COLLISION_M<br>ASKED_MIR  | Mirror copy of corresponding bit in SAR_INTR_MASKED Default Value: 0 |
| 1 | SAR_OVERFLOW_MASK ED_MIR         | Mirror copy of corresponding bit in SAR_INTR_MASKED Default Value: 0 |
| 0 | SAR_EOS_MASKED_MIR               | Mirror copy of corresponding bit in SAR_INTR_MASKED Default Value: 0 |



# 9.1.29 SAR\_INJ\_CHAN\_CONFIG

Injection channel configuration register.

Address: 0x401A0280 Retention: Retained

| Bits      | 7                    | 6                      | 5                                   | 4        | 3       | 2                  | 1                           | 0                               |  |
|-----------|----------------------|------------------------|-------------------------------------|----------|---------|--------------------|-----------------------------|---------------------------------|--|
| SW Access | None                 |                        | RW                                  |          | None    | RW                 |                             |                                 |  |
| HW Access | None                 |                        | R                                   |          | None    |                    | R                           |                                 |  |
| Name      | None                 | SAR_II                 | NJ_PORT_ADE                         | DR [6:4] | None    | SAR_               | INJ_PIN_ADDI                | R [2:0]                         |  |
| Bits      | 15                   | 14                     | 13                                  | 12       | 11      | 10                 | 9                           | 8                               |  |
| SW Access | No                   | ne                     | R'                                  | W        | None    | RW                 | RW                          | RW                              |  |
| HW Access | No                   | ne                     | R None                              |          | R       | R                  | R                           |                                 |  |
| Name      | None                 | [15:14]                | SAR_INJ_SAMPLE_TIME<br>_SEL [13:12] |          | None    | SAR_INJ_A<br>VG_EN | SAR_INJ_R<br>ESOLU-<br>TION | SAR_INJ_D<br>IFFERENTI<br>AL_EN |  |
| Bits      | 23                   | 22                     | 21                                  | 20       | 19      | 18                 | 17                          | 16                              |  |
| SW Access |                      |                        |                                     | No       | one     |                    |                             |                                 |  |
| HW Access |                      |                        |                                     | No       | ne      |                    |                             |                                 |  |
| Name      |                      |                        |                                     | None [   | [23:16] |                    |                             |                                 |  |
| Bits      | 31                   | 30                     | 29                                  | 28       | 27      | 26                 | 25                          | 24                              |  |
| SW Access | RW1S                 | RW                     |                                     |          | None    |                    |                             |                                 |  |
| HW Access | RW1C                 | R                      |                                     |          | N       | one                |                             |                                 |  |
| Name      | SAR_INJ_S<br>TART_EN | SAR_INJ_T<br>AILGATING |                                     | None [2  |         |                    | e [29:24]                   |                                 |  |

| Bits    | Name                        | Description                                                                                                                                                                                                                                                                                                        |
|---------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31      | SAR_INJ_START_EN            | Set by firmware to enable the injection channel. If INJ_TAILGATING is not set this bit also functions as trigger for this channel. Cleared by hardware after this channel has been sampled (i.e. this channel is always one shot even if CONTINUOUS is set). Also cleared if the SAR is disabled. Default Value: 0 |
| 30      | SAR_INJ_TAILGATING          | Injection channel tailgating.  - 0: no tailgating for this channel, SAR is immediately triggered when the INJ_START_EN bit is set.  - 1: injection channel tailgating. The addressed pin is sampled after the next trigger and after all enabled channels have been scanned.  Default Value: 0                     |
| 13 : 12 | SAR_INJ_SAMPLE_TIME<br>_SEL | Injection sample time select: select which of the 4 global sample times to use for this channel Default Value: 0                                                                                                                                                                                                   |
| 10      | SAR_INJ_AVG_EN              | Averaging enable for this channel. If set the AVG_CNT and AVG_SHIFT settings are used for sampling the addressed pin(s) Default Value: 0                                                                                                                                                                           |



#### 9.1.29 SAR\_INJ\_CHAN\_CONFIG (continued)

9 SAR\_INJ\_RESOLUTION Resolution for this channel.

Default Value: 0

0x0: 12B:

12-bit resolution is used for this channel.

0x1: SUBRES:

The resolution specified by SUB\_RESOLUTION in the SAR\_SAMPLE\_CTRL register is used for

this channel.

8 SAR\_INJ\_DIFFERENTIAL

\_EN

Differential enable for this channel.

- 0: The voltage on the addressed pin is measured (Single-ended) and the resulting value is

stored in the corresponding data register.

- 1: The differential voltage on the addressed pin pair is measured and the resulting value is

stored in the corresponding data register. (INJ\_PIN\_ADDR[0] is ignored).

Default Value: 0

6:4 SAR\_INJ\_PORT\_ADDR

Address of the port that contains the pin to be sampled by this channel.

Default Value: 0

0x0: SARMUX: SARMUX pins.

**0x1: CTB0:** CTB0

**0x2: CTB1:** CTB1

**0x3: CTB2:** CTB2

**0x4: CTB3:** CTB3

0x6: AROUTE\_VIRT:
AROUTE virtual port
0x7: SARMUX\_VIRT:
SARMUX virtual port

2:0 SAR\_INJ\_PIN\_ADDR

Address of the pin to be sampled by this injection channel. If differential is enabled then

PIN\_ADDR[0] is ignored and considered to be 0, i.e. PIN\_ADDR points to the even pin of a pin

pair.



# 9.1.30 SAR\_INJ\_RESULT

Injection channel result register

Address: 0x401A0290 Retention: Not Retained

| Bits      | 7                            | 6                              | 5                                 | 4                                  | 3       | 2    | 1       | 0  |
|-----------|------------------------------|--------------------------------|-----------------------------------|------------------------------------|---------|------|---------|----|
| SW Access | #                            | R                              |                                   |                                    |         |      |         |    |
| HW Access | #                            |                                |                                   | V                                  | V       |      |         |    |
| Name      | SAR_INJ_RESULT [7:0]         |                                |                                   |                                    |         |      |         |    |
| Bits      | 15                           | 14                             | 13                                | 12                                 | 11      | 10   | 9       | 8  |
| SW Access |                              |                                |                                   | F                                  | ₹       |      |         |    |
| HW Access |                              |                                |                                   | V                                  | V       |      |         |    |
| Name      | SAR_INJ_RESULT [15:8]        |                                |                                   |                                    |         |      |         |    |
| Bits      | 23                           | 22                             | 21                                | 20                                 | 19      | 18   | 17      | 16 |
| SW Access | ii ii                        |                                |                                   | No                                 | ne      |      |         |    |
| HW Access | ii ii                        |                                |                                   | No                                 | ne      |      |         |    |
| Name      |                              |                                |                                   | None [                             | [23:16] |      |         |    |
| Bits      | 31                           | 30                             | 29                                | 28                                 | 27      | 26   | 25      | 24 |
| SW Access | R                            | R                              | R                                 | R                                  |         | No   | one     |    |
| HW Access | W                            | W                              | W                                 | W                                  | None    |      |         |    |
| Name      | SAR_INJ_E<br>OC_INTR_<br>MIR | SAR_INJ_R<br>ANGE_INT<br>R_MIR | SAR_INJ_S<br>ATURATE_I<br>NTR_MIR | SAR_INJ_C<br>OLLISION_I<br>NTR_MIR |         | None | [27:24] |    |

| Bits | Name                          | Description                                                           |
|------|-------------------------------|-----------------------------------------------------------------------|
| 31   | SAR_INJ_EOC_INTR_MIR          | mirror bit of corresponding bit in SAR_INTR register Default Value: 0 |
| 30   | SAR_INJ_RANGE_INTR_<br>MIR    | mirror bit of corresponding bit in SAR_INTR register Default Value: 0 |
| 29   | SAR_INJ_SATURATE_IN<br>TR_MIR | mirror bit of corresponding bit in SAR_INTR register Default Value: 0 |
| 28   | SAR_INJ_COLLISION_IN TR_MIR   | mirror bit of corresponding bit in SAR_INTR register Default Value: 0 |
| 15:0 | SAR_INJ_RESULT                | SAR conversion result of the channel.  Default Value: Undefined       |



# 9.1.31 SAR\_MUX\_SWITCH0

SARMUX Firmware switch controls

Address: 0x401A0300 Retention: Retained

| Dita      | 7                                    | 6                                    | -                                      | 4                                      |                                       | 2                                     | 1                                     | •                                     |
|-----------|--------------------------------------|--------------------------------------|----------------------------------------|----------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|
| Bits      | '                                    | 6                                    | 5                                      | 4                                      | 3                                     |                                       | 1                                     | 0                                     |
| SW Access | RW1S                                 | RW1S                                 | RW1S                                   | RW1S                                   | RW1S                                  | RW1S                                  | RW1S                                  | RW1S                                  |
| HW Access | RW1C                                 | RW1C                                 | RW1C                                   | RW1C                                   | RW1C                                  | RW1C                                  | RW1C                                  | RW1C                                  |
| Name      | SAR_MUX_<br>FW_P7_VP<br>LUS          | SAR_MUX_<br>FW_P6_VP<br>LUS          | SAR_MUX_<br>FW_P5_VP<br>LUS            | SAR_MUX_<br>FW_P4_VP<br>LUS            | SAR_MUX_<br>FW_P3_VP<br>LUS           | SAR_MUX_<br>FW_P2_VP<br>LUS           | SAR_MUX_<br>FW_P1_VP<br>LUS           | SAR_MUX_<br>FW_P0_VP<br>LUS           |
| Bits      | 15                                   | 14                                   | 13                                     | 12                                     | 11                                    | 10                                    | 9                                     | 8                                     |
| SW Access | RW1S                                 | RW1S                                 | RW1S                                   | RW1S                                   | RW1S                                  | RW1S                                  | RW1S                                  | RW1S                                  |
| HW Access | RW1C                                 | RW1C                                 | RW1C                                   | RW1C                                   | RW1C                                  | RW1C                                  | RW1C                                  | RW1C                                  |
| Name      | SAR_MUX_<br>FW_P7_VM<br>INUS         | SAR_MUX_<br>FW_P6_VM<br>INUS         | SAR_MUX_<br>FW_P5_VM<br>INUS           | SAR_MUX_<br>FW_P4_VM<br>INUS           | SAR_MUX_<br>FW_P3_VM<br>INUS          | SAR_MUX_<br>FW_P2_VM<br>INUS          | SAR_MUX_<br>FW_P1_VM<br>INUS          | SAR_MUX_<br>FW_P0_VM<br>INUS          |
| Bits      | 23                                   | 22                                   | 21                                     | 20                                     | 19                                    | 18                                    | 17                                    | 16                                    |
| SW Access | RW1S                                 | RW1S                                 | RW1S                                   | RW1S                                   | RW1S                                  | RW1S                                  | RW1S                                  | RW1S                                  |
| HW Access | RW1C                                 | RW1C                                 | RW1C                                   | RW1C                                   | RW1C                                  | RW1C                                  | RW1C                                  | RW1C                                  |
| Name      | SAR_MUX_<br>FW_SARB<br>US1_VPLU<br>S | SAR_MUX_<br>FW_SARB<br>US0_VPLU<br>S | SAR_MUX_<br>FW_AMUX<br>BUSB_VMI<br>NUS | SAR_MUX_<br>FW_AMUX<br>BUSA_VMI<br>NUS | SAR_MUX_<br>FW_AMUX<br>BUSB_VPL<br>US | SAR_MUX_<br>FW_AMUX<br>BUSA_VPL<br>US | SAR_MUX_<br>FW_TEMP_<br>VPLUS         | SAR_MUX_<br>FW_VSSA_<br>VMINUS        |
| Bits      | 31                                   | 30                                   | 29                                     | 28                                     | 27                                    | 26                                    | 25                                    | 24                                    |
| SW Access | No                                   | ne                                   | RW1S                                   | RW1S                                   | RW1S                                  | RW1S                                  | RW1S                                  | RW1S                                  |
| HW Access | No                                   | one                                  | RW1C                                   | RW1C                                   | RW1C                                  | RW1C                                  | RW1C                                  | RW1C                                  |
| Name      | None                                 | [31:30]                              | SAR_MUX_<br>FW_P7_CO<br>REIO3          | SAR_MUX_<br>FW_P6_CO<br>REIO2          | SAR_MUX_<br>FW_P5_CO<br>REIO1         | SAR_MUX_<br>FW_P4_CO<br>REIO0         | SAR_MUX_<br>FW_SARB<br>US1_VMIN<br>US | SAR_MUX_<br>FW_SARB<br>US0_VMIN<br>US |

| Bits | Name                      | Description                                                                                                         |
|------|---------------------------|---------------------------------------------------------------------------------------------------------------------|
| 29   | SAR_MUX_FW_P7_COR<br>EIO3 | Firmware control: 0=open, 1=close switch between P7 and coreio3 signal. Write with '1' to set bit. Default Value: 0 |
| 28   | SAR_MUX_FW_P6_COR<br>EIO2 | Firmware control: 0=open, 1=close switch between P6 and coreio2 signal. Write with '1' to set bit. Default Value: 0 |
| 27   | SAR_MUX_FW_P5_COR<br>EIO1 | Firmware control: 0=open, 1=close switch between P5 and coreio1 signal. Write with '1' to set bit. Default Value: 0 |
| 26   | SAR_MUX_FW_P4_COR<br>EIO0 | Firmware control: 0=open, 1=close switch between P4 and coreio0 signal. Write with '1' to set bit. Default Value: 0 |



| 9.1.31 SA | $AR_MUX_$ | SWITCH0 | (continued) |
|-----------|-----------|---------|-------------|
|-----------|-----------|---------|-------------|

| 25 | SAR_MUX_FW_SARBUS<br>1_VMINUS  | Firmware control: 0=open, 1=close switch between sarbus1 and vminus signal. Write with '1' to set bit.                                                                   |
|----|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24 | SAR_MUX_FW_SARBUS<br>0_VMINUS  | Default Value: 0  Firmware control: 0=open, 1=close switch between sarbus0 and vminus signal. Write with '1' to set bit.  Default Value: 0                               |
| 23 | SAR_MUX_FW_SARBUS<br>1_VPLUS   | Firmware control: 0=open, 1=close switch between sarbus1 and vplus signal. Write with '1' to set bit.  Default Value: 0                                                  |
| 22 | SAR_MUX_FW_SARBUS<br>0_VPLUS   | Firmware control: 0=open, 1=close switch between sarbus0 and vplus signal. Write with '1' to set bit.  Default Value: 0                                                  |
| 21 | SAR_MUX_FW_AMUXBU<br>SB_VMINUS | Firmware control: 0=open, 1=close switch between amuxbusb and vminus signal. Write with '1' to set bit.  Default Value: 0                                                |
| 20 | SAR_MUX_FW_AMUXBU<br>SA_VMINUS | Firmware control: 0=open, 1=close switch between amuxbusa and vminus signal. Write with '1' to set bit.  Default Value: 0                                                |
| 19 | SAR_MUX_FW_AMUXBU<br>SB_VPLUS  | Firmware control: 0=open, 1=close switch between amuxbusb and vplus signal. Write with '1' to set bit.  Default Value: 0                                                 |
| 18 | SAR_MUX_FW_AMUXBU<br>SA_VPLUS  | Firmware control: 0=open, 1=close switch between amuxbusa and vplus signal. Write with '1' to set bit.  Default Value: 0                                                 |
| 17 | SAR_MUX_FW_TEMP_V<br>PLUS      | Firmware control: 0=open, 1=close switch between temperature sensor and vplus signal, also powers on the temperature sensor. Write with '1' to set bit. Default Value: 0 |
| 16 | SAR_MUX_FW_VSSA_V<br>MINUS     | Firmware control: 0=open, 1=close switch between vssa_kelvin and vminus signal. Write with '1' to set bit.  Default Value: 0                                             |
| 15 | SAR_MUX_FW_P7_VMIN<br>US       | Firmware control: 0=open, 1=close switch between pin P7 and vminus signal. Write with '1' to set bit.  Default Value: 0                                                  |
| 14 | SAR_MUX_FW_P6_VMIN<br>US       | Firmware control: 0=open, 1=close switch between pin P6 and vminus signal. Write with '1' to set bit.  Default Value: 0                                                  |
| 13 | SAR_MUX_FW_P5_VMIN<br>US       | Firmware control: 0=open, 1=close switch between pin P5 and vminus signal. Write with '1' to set bit.  Default Value: 0                                                  |
| 12 | SAR_MUX_FW_P4_VMIN<br>US       | Firmware control: 0=open, 1=close switch between pin P4 and vminus signal. Write with '1' to set bit.  Default Value: 0                                                  |
| 11 | SAR_MUX_FW_P3_VMIN<br>US       | Firmware control: 0=open, 1=close switch between pin P3 and vminus signal. Write with '1' to set bit.  Default Value: 0                                                  |
| 10 | SAR_MUX_FW_P2_VMIN<br>US       | Firmware control: 0=open, 1=close switch between pin P2 and vminus signal. Write with '1' to set bit.  Default Value: 0                                                  |



2

1

0

SAR\_MUX\_FW\_P2\_VPLU

SAR\_MUX\_FW\_P1\_VPLU

SAR\_MUX\_FW\_P0\_VPLU

Default Value: 0

Default Value: 0

Default Value: 0

#### 9.1.31 SAR\_MUX\_SWITCH0 (continued) 9 SAR\_MUX\_FW\_P1\_VMIN Firmware control: 0=open, 1=close switch between pin P1 and vminus signal. Write with '1' to set Default Value: 0 SAR\_MUX\_FW\_P0\_VMIN Firmware control: 0=open, 1=close switch between pin P0 and vminus signal. Write with '1' to set Default Value: 0 7 SAR\_MUX\_FW\_P7\_VPLU Firmware control: 0=open, 1=close switch between pin P7 and vplus signal. Write with '1' to set Default Value: 0 6 SAR\_MUX\_FW\_P6\_VPLU Firmware control: 0=open, 1=close switch between pin P6 and vplus signal. Write with '1' to set Default Value: 0 5 SAR\_MUX\_FW\_P5\_VPLU Firmware control: 0=open, 1=close switch between pin P5 and vplus signal. Write with '1' to set Default Value: 0 Firmware control: 0=open, 1=close switch between pin P4 and vplus signal. Write with '1' to set 4 SAR\_MUX\_FW\_P4\_VPLU Default Value: 0 3 SAR\_MUX\_FW\_P3\_VPLU Firmware control: 0=open, 1=close switch between pin P3 and vplus signal. Write with '1' to set Default Value: 0

Firmware control: 0=open, 1=close switch between pin P2 and vplus signal. Write with '1' to set

Firmware control: 0=open, 1=close switch between pin P1 and vplus signal. Write with '1' to set

Firmware control: 0=open, 1=close switch between pin P0 and vplus signal. Write with '1' to set



# 9.1.32 SAR\_MUX\_SWITCH\_CLEAR0

SARMUX Firmware switch control clear

Address: 0x401A0304 Retention: Retained

| Bits      | 7                                    | 6                                    | 5                                      | 4                                      | 3                                     | 2                                     | 1                                     | 0                                     |
|-----------|--------------------------------------|--------------------------------------|----------------------------------------|----------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|
| SW Access | RW1C                                 | RW1C                                 | RW1C                                   | RW1C                                   | RW1C                                  | RW1C                                  | RW1C                                  | RW1C                                  |
| HW Access | A                                    | A                                    | A                                      | A                                      | A                                     | A                                     | A                                     | А                                     |
| Name      | SAR_MUX_<br>FW_P7_VP<br>LUS          | SAR_MUX_<br>FW_P6_VP<br>LUS          | SAR_MUX_<br>FW_P5_VP<br>LUS            | SAR_MUX_<br>FW_P4_VP<br>LUS            | SAR_MUX_<br>FW_P3_VP<br>LUS           | SAR_MUX_<br>FW_P2_VP<br>LUS           | SAR_MUX_<br>FW_P1_VP<br>LUS           | SAR_MUX_<br>FW_P0_VP<br>LUS           |
| Bits      | 15                                   | 14                                   | 13                                     | 12                                     | 11                                    | 10                                    | 9                                     | 8                                     |
| SW Access | RW1C                                 | RW1C                                 | RW1C                                   | RW1C                                   | RW1C                                  | RW1C                                  | RW1C                                  | RW1C                                  |
| HW Access | A                                    | А                                    | А                                      | А                                      | А                                     | А                                     | А                                     | Α                                     |
| Name      | SAR_MUX_<br>FW_P7_VM<br>INUS         | SAR_MUX_<br>FW_P6_VM<br>INUS         | SAR_MUX_<br>FW_P5_VM<br>INUS           | SAR_MUX_<br>FW_P4_VM<br>INUS           | SAR_MUX_<br>FW_P3_VM<br>INUS          | SAR_MUX_<br>FW_P2_VM<br>INUS          | SAR_MUX_<br>FW_P1_VM<br>INUS          | SAR_MUX_<br>FW_P0_VM<br>INUS          |
| Bits      | 23                                   | 22                                   | 21                                     | 20                                     | 19                                    | 18                                    | 17                                    | 16                                    |
| SW Access | RW1C                                 | RW1C                                 | RW1C                                   | RW1C                                   | RW1C                                  | RW1C                                  | RW1C                                  | RW1C                                  |
| HW Access | А                                    | А                                    | А                                      | А                                      | А                                     | А                                     | А                                     | А                                     |
| Name      | SAR_MUX_<br>FW_SARB<br>US1_VPLU<br>S | SAR_MUX_<br>FW_SARB<br>US0_VPLU<br>S | SAR_MUX_<br>FW_AMUX<br>BUSB_VMI<br>NUS | SAR_MUX_<br>FW_AMUX<br>BUSA_VMI<br>NUS | SAR_MUX_<br>FW_AMUX<br>BUSB_VPL<br>US | SAR_MUX_<br>FW_AMUX<br>BUSA_VPL<br>US | SAR_MUX_<br>FW_TEMP_<br>VPLUS         | SAR_MUX_<br>FW_VSSA_<br>VMINUS        |
| Bits      | 31                                   | 30                                   | 29                                     | 28                                     | 27                                    | 26                                    | 25                                    | 24                                    |
| SW Access | No                                   | ne                                   | RW1C                                   | RW1C                                   | RW1C                                  | RW1C                                  | RW1C                                  | RW1C                                  |
| HW Access | No                                   | ne                                   | А                                      | А                                      | А                                     | А                                     | А                                     | А                                     |
| Name      | None                                 | [31:30]                              | SAR_MUX_<br>FW_P7_CO<br>REIO3          | SAR_MUX_<br>FW_P6_CO<br>REIO2          | SAR_MUX_<br>FW_P5_CO<br>REIO1         | SAR_MUX_<br>FW_P4_CO<br>REIO0         | SAR_MUX_<br>FW_SARB<br>US1_VMIN<br>US | SAR_MUX_<br>FW_SARB<br>US0_VMIN<br>US |

| Bits | Name                      | Description                                                          |
|------|---------------------------|----------------------------------------------------------------------|
| 29   | SAR_MUX_FW_P7_COR<br>EIO3 | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 28   | SAR_MUX_FW_P6_COR<br>EIO2 | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 27   | SAR_MUX_FW_P5_COR<br>EIO1 | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 26   | SAR_MUX_FW_P4_COR<br>EIO0 | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |



#### 9.1.32 SAR\_MUX\_SWITCH\_CLEAR0 (continued)

| 25 | SAR_MUX_FW_SARBUS<br>1_VMINUS  | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
|----|--------------------------------|----------------------------------------------------------------------|
| 24 | SAR_MUX_FW_SARBUS<br>0_VMINUS  | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 23 | SAR_MUX_FW_SARBUS<br>1_VPLUS   | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 22 | SAR_MUX_FW_SARBUS<br>0_VPLUS   | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 21 | SAR_MUX_FW_AMUXBU<br>SB_VMINUS | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 20 | SAR_MUX_FW_AMUXBU<br>SA_VMINUS | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 19 | SAR_MUX_FW_AMUXBU<br>SB_VPLUS  | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 18 | SAR_MUX_FW_AMUXBU<br>SA_VPLUS  | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 17 | SAR_MUX_FW_TEMP_V<br>PLUS      | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 16 | SAR_MUX_FW_VSSA_V<br>MINUS     | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 15 | SAR_MUX_FW_P7_VMIN<br>US       | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 14 | SAR_MUX_FW_P6_VMIN<br>US       | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 13 | SAR_MUX_FW_P5_VMIN<br>US       | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 12 | SAR_MUX_FW_P4_VMIN<br>US       | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 11 | SAR_MUX_FW_P3_VMIN<br>US       | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 10 | SAR_MUX_FW_P2_VMIN<br>US       | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 9  | SAR_MUX_FW_P1_VMIN<br>US       | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 8  | SAR_MUX_FW_P0_VMIN<br>US       | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 7  | SAR_MUX_FW_P7_VPLU<br>S        | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 6  | SAR_MUX_FW_P6_VPLU<br>S        | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 5  | SAR_MUX_FW_P5_VPLU<br>S        | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 4  | SAR_MUX_FW_P4_VPLU<br>S        | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
|    |                                |                                                                      |



#### 9.1.32 SAR\_MUX\_SWITCH\_CLEAR0 (continued)

| 3 | SAR_MUX_FW_P3_VPLU<br>S | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
|---|-------------------------|----------------------------------------------------------------------|
| 2 | SAR_MUX_FW_P2_VPLU<br>S | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 1 | SAR_MUX_FW_P1_VPLU<br>S | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 0 | SAR_MUX_FW_P0_VPLU<br>S | Write '1' to clear corresponding bit in MUX_SWITCH0 Default Value: 0 |



# 9.1.33 SAR\_MUX\_SWITCH\_HW\_CTRL

SARMUX switch hardware control

Address: 0x401A0340 Retention: Retained

| Bits         | 7                               | 6                                    | 5                          | 4                          | 3                                     | 2                                     | 1                            | 0                            |
|--------------|---------------------------------|--------------------------------------|----------------------------|----------------------------|---------------------------------------|---------------------------------------|------------------------------|------------------------------|
| SW Access    | RW                              | RW                                   | RW                         | RW                         | RW                                    | RW                                    | RW                           | RW                           |
| HW Access    | R                               | R                                    | R                          | R                          | R                                     | R                                     | R                            | R                            |
| Name         | SAR_MUX_<br>HW_CTRL_<br>P7      | SAR_MUX_<br>HW_CTRL_<br>P6           | SAR_MUX_<br>HW_CTRL_<br>P5 | SAR_MUX_<br>HW_CTRL_<br>P4 | SAR_MUX_<br>HW_CTRL_<br>P3            | SAR_MUX_<br>HW_CTRL_<br>P2            | SAR_MUX_<br>HW_CTRL_<br>P1   | SAR_MUX_<br>HW_CTRL_<br>P0   |
| Bits         | 15                              | 14 13 12 11 10 9 8                   |                            |                            |                                       |                                       | 8                            |                              |
| SW Access    |                                 |                                      |                            | No                         | ne                                    |                                       |                              |                              |
| HW Access    |                                 |                                      |                            | No                         | one                                   |                                       |                              |                              |
| Name         |                                 |                                      |                            | None                       | [15:8]                                |                                       |                              |                              |
| Bits         | 23                              | 22                                   | 21                         | 20                         | 19                                    | 18                                    | 17                           | 16                           |
| SW Access    | RW                              | RW                                   | No                         | ne                         | RW                                    | RW                                    | RW                           | RW                           |
| HW Access    |                                 |                                      | None R R R                 |                            |                                       |                                       |                              |                              |
|              | R                               | R                                    | No                         | ne                         | R                                     | R                                     | R                            | R                            |
| Name         | R SAR_MUX_ HW_CTRL_ SARBUS1     | R<br>SAR_MUX_<br>HW_CTRL_<br>SARBUS0 |                            | ine<br>[21:20]             | R SAR_MUX_ HW_CTRL_ AMUX- BUSB        | R SAR_MUX_ HW_CTRL_ AMUXBU- SA        | R SAR_MUX_ HW_CTRL_ TEMP     | R SAR_MUX_ HW_CTRL_ VSSA     |
|              | SAR_MUX_<br>HW_CTRL_            | SAR_MUX_<br>HW_CTRL_                 |                            |                            | SAR_MUX_<br>HW_CTRL_<br>AMUX-         | SAR_MUX_<br>HW_CTRL_<br>AMUXBU-       | SAR_MUX_<br>HW_CTRL_         | SAR_MUX_<br>HW_CTRL_         |
| Name         | SAR_MUX_<br>HW_CTRL_<br>SARBUS1 | SAR_MUX_<br>HW_CTRL_<br>SARBUS0      | None                       | [21:20]<br><b>28</b>       | SAR_MUX_<br>HW_CTRL_<br>AMUX-<br>BUSB | SAR_MUX_<br>HW_CTRL_<br>AMUXBU-<br>SA | SAR_MUX_<br>HW_CTRL_<br>TEMP | SAR_MUX_<br>HW_CTRL_<br>VSSA |
| Name<br>Bits | SAR_MUX_<br>HW_CTRL_<br>SARBUS1 | SAR_MUX_<br>HW_CTRL_<br>SARBUS0      | None                       | 21:20]                     | SAR_MUX_<br>HW_CTRL_<br>AMUX-<br>BUSB | SAR_MUX_<br>HW_CTRL_<br>AMUXBU-<br>SA | SAR_MUX_<br>HW_CTRL_<br>TEMP | SAR_MUX_<br>HW_CTRL_<br>VSSA |

| Bits | Name                         | Description                                                                                                                       |
|------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| 23   | SAR_MUX_HW_CTRL_S<br>ARBUS1  | Hardware control: 0=only firmware control, 1=hardware control masked by firmware setting for sarbus1 switches.  Default Value: 0  |
| 22   | SAR_MUX_HW_CTRL_S<br>ARBUS0  | Hardware control: 0=only firmware control, 1=hardware control masked by firmware setting for sarbus0 switches.  Default Value: 0  |
| 19   | SAR_MUX_HW_CTRL_A<br>MUXBUSB | Hardware control: 0=only firmware control, 1=hardware control masked by firmware setting for amuxbusb switches.  Default Value: 0 |
| 18   | SAR_MUX_HW_CTRL_A<br>MUXBUSA | Hardware control: 0=only firmware control, 1=hardware control masked by firmware setting for amuxbusa switches.  Default Value: 0 |



#### 9.1.33 SAR\_MUX\_SWITCH\_HW\_CTRL (continued)

| 17 | SAR_MUX_HW_CTRL_T<br>EMP | Hardware control: 0=only firmware control, 1=hardware control masked by firmware setting for temp switch.  Default Value: 0     |
|----|--------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| 16 | SAR_MUX_HW_CTRL_V<br>SSA | Hardware control: 0=only firmware control, 1=hardware control masked by firmware setting for vssa switch.  Default Value: 0     |
| 7  | SAR_MUX_HW_CTRL_P<br>7   | Hardware control: 0=only firmware control, 1=hardware control masked by firmware setting for pin P7 switches.  Default Value: 0 |
| 6  | SAR_MUX_HW_CTRL_P<br>6   | Hardware control: 0=only firmware control, 1=hardware control masked by firmware setting for pin P6 switches.  Default Value: 0 |
| 5  | SAR_MUX_HW_CTRL_P<br>5   | Hardware control: 0=only firmware control, 1=hardware control masked by firmware setting for pin P5 switches.  Default Value: 0 |
| 4  | SAR_MUX_HW_CTRL_P 4      | Hardware control: 0=only firmware control, 1=hardware control masked by firmware setting for pin P4 switches.  Default Value: 0 |
| 3  | SAR_MUX_HW_CTRL_P<br>3   | Hardware control: 0=only firmware control, 1=hardware control masked by firmware setting for pin P3 switches.  Default Value: 0 |
| 2  | SAR_MUX_HW_CTRL_P<br>2   | Hardware control: 0=only firmware control, 1=hardware control masked by firmware setting for pin P2 switches.  Default Value: 0 |
| 1  | SAR_MUX_HW_CTRL_P<br>1   | Hardware control: 0=only firmware control, 1=hardware control masked by firmware setting for pin P1 switches.  Default Value: 0 |
| 0  | SAR_MUX_HW_CTRL_P<br>0   | Hardware control: 0=only firmware control, 1=hardware control masked by firmware setting for pin P0 switches.  Default Value: 0 |
|    |                          |                                                                                                                                 |



# 9.1.34 SAR\_MUX\_SWITCH\_STATUS

SARMUX switch status Address: 0x401A0348 Retention: Retained

| Bits             | 7                                    | 6                                    | 5                                      | 4                                      | 3                                     | 2                                     | 4                               | 0                               |
|------------------|--------------------------------------|--------------------------------------|----------------------------------------|----------------------------------------|---------------------------------------|---------------------------------------|---------------------------------|---------------------------------|
| Bits             | 1                                    | ,                                    | ,                                      | 4                                      | ,                                     | 2                                     | 1                               | U                               |
| SW Access        | R                                    | R                                    | R                                      | R                                      | R                                     | R                                     | R                               | R                               |
| <b>HW Access</b> | W                                    | W                                    | W                                      | W                                      | W                                     | W                                     | W                               | W                               |
| Name             | SAR_MUX_<br>FW_P7_VP<br>LUS          | SAR_MUX_<br>FW_P6_VP<br>LUS          | SAR_MUX_<br>FW_P5_VP<br>LUS            | SAR_MUX_<br>FW_P4_VP<br>LUS            | SAR_MUX_<br>FW_P3_VP<br>LUS           | SAR_MUX_<br>FW_P2_VP<br>LUS           | SAR_MUX_<br>FW_P1_VP<br>LUS     | SAR_MUX_<br>FW_P0_VP<br>LUS     |
| Bits             | 15                                   | 14                                   | 13                                     | 12                                     | 11                                    | 10                                    | 9                               | 8                               |
| SW Access        | R                                    | R                                    | R                                      | R                                      | R                                     | R                                     | R                               | R                               |
| HW Access        | W                                    | W                                    | W                                      | W                                      | W                                     | W                                     | W                               | W                               |
| Name             | SAR_MUX_<br>FW_P7_VM<br>INUS         | SAR_MUX_<br>FW_P6_VM<br>INUS         | SAR_MUX_<br>FW_P5_VM<br>INUS           | SAR_MUX_<br>FW_P4_VM<br>INUS           | SAR_MUX_<br>FW_P3_VM<br>INUS          | SAR_MUX_<br>FW_P2_VM<br>INUS          | SAR_MUX_<br>FW_P1_VM<br>INUS    | SAR_MUX_<br>FW_P0_VM<br>INUS    |
| Bits             | 23                                   | 22                                   | 21                                     | 20                                     | 19                                    | 18                                    | 17                              | 16                              |
| SW Access        | R                                    | R                                    | R                                      | R                                      | R                                     | R                                     | R                               | R                               |
| HW Access        | W                                    | W                                    | W                                      | W                                      | W                                     | W                                     | W                               | W                               |
| Name             | SAR_MUX_<br>FW_SARB<br>US1_VPLU<br>S | SAR_MUX_<br>FW_SARB<br>US0_VPLU<br>S | SAR_MUX_<br>FW_AMUX<br>BUSB_VMI<br>NUS | SAR_MUX_<br>FW_AMUX<br>BUSA_VMI<br>NUS | SAR_MUX_<br>FW_AMUX<br>BUSB_VPL<br>US | SAR_MUX_<br>FW_AMUX<br>BUSA_VPL<br>US | SAR_MUX_<br>FW_TEMP_<br>VPLUS   | SAR_MUX_<br>FW_VSSA_<br>VMINUS  |
| Bits             | 31                                   | 30                                   | 29                                     | 28                                     | 27                                    | 26                                    | 25                              | 24                              |
| SW Access        |                                      |                                      | No                                     | ne                                     |                                       |                                       | R                               | R                               |
| HW Access        |                                      |                                      | No                                     | ne                                     |                                       |                                       | W                               | W                               |
| Name             | None [31:26]                         |                                      |                                        |                                        |                                       |                                       | SAR_MUX_<br>FW_SARB<br>US1 VMIN | SAR_MUX_<br>FW_SARB<br>US0 VMIN |

| Bits | Name                          | Description                                                        |
|------|-------------------------------|--------------------------------------------------------------------|
| 25   | SAR_MUX_FW_SARBUS<br>1_VMINUS | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 24   | SAR_MUX_FW_SARBUS<br>0_VMINUS | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 23   | SAR_MUX_FW_SARBUS<br>1_VPLUS  | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 22   | SAR_MUX_FW_SARBUS<br>0 VPLUS  | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |



#### 9.1.34 SAR\_MUX\_SWITCH\_STATUS (continued)

| 21 | SAR_MUX_FW_AMUXBU<br>SB_VMINUS | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |
|----|--------------------------------|--------------------------------------------------------------------|
| 20 | SAR_MUX_FW_AMUXBU<br>SA_VMINUS | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 19 | SAR_MUX_FW_AMUXBU<br>SB_VPLUS  | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 18 | SAR_MUX_FW_AMUXBU<br>SA_VPLUS  | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 17 | SAR_MUX_FW_TEMP_V<br>PLUS      | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 16 | SAR_MUX_FW_VSSA_V<br>MINUS     | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 15 | SAR_MUX_FW_P7_VMIN<br>US       | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 14 | SAR_MUX_FW_P6_VMIN<br>US       | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 13 | SAR_MUX_FW_P5_VMIN<br>US       | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 12 | SAR_MUX_FW_P4_VMIN<br>US       | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 11 | SAR_MUX_FW_P3_VMIN<br>US       | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 10 | SAR_MUX_FW_P2_VMIN<br>US       | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 9  | SAR_MUX_FW_P1_VMIN<br>US       | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 8  | SAR_MUX_FW_P0_VMIN<br>US       | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 7  | SAR_MUX_FW_P7_VPLU<br>S        | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 6  | SAR_MUX_FW_P6_VPLU<br>S        | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 5  | SAR_MUX_FW_P5_VPLU<br>S        | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 4  | SAR_MUX_FW_P4_VPLU<br>S        | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 3  | SAR_MUX_FW_P3_VPLU<br>S        | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 2  | SAR_MUX_FW_P2_VPLU<br>S        | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 1  | SAR_MUX_FW_P1_VPLU<br>S        | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |
| 0  | SAR_MUX_FW_P0_VPLU<br>S        | switch status of corresponding bit in MUX_SWITCH0 Default Value: 0 |



# 9.1.35 SAR\_PUMP\_CTRL

Switch pump control
Address: 0x401A0380
Retention: Retained

| Bits      | 7               | 6            | 5                    | 4          | 3       | 2  | 1  | 0                 |
|-----------|-----------------|--------------|----------------------|------------|---------|----|----|-------------------|
| SW Access |                 |              |                      | None       |         |    |    | RW                |
| HW Access |                 |              |                      | None       |         |    |    | R                 |
| Name      |                 |              |                      | None [7:1] |         |    |    | SAR_CLOO<br>K_SEL |
| Bits      | 15              | 14           | 14 13 12 11 10 9     |            |         |    |    |                   |
| SW Access |                 |              |                      | No         | one     |    |    |                   |
| HW Access |                 | None         |                      |            |         |    |    |                   |
| Name      |                 | None [15:8]  |                      |            |         |    |    |                   |
| Bits      | 23              | 22           | 21                   | 20         | 19      | 18 | 17 | 16                |
| SW Access |                 |              |                      | No         | one     |    |    |                   |
| HW Access |                 | None         |                      |            |         |    |    |                   |
| Name      |                 |              |                      | None       | [23:16] |    |    |                   |
| Bits      | 31              | 30           | 30 29 28 27 26 25 24 |            |         |    |    |                   |
| SW Access | RW              |              |                      |            | None    |    |    |                   |
| HW Access | R               |              |                      |            | None    |    |    |                   |
| Name      | SAR_ENAB<br>LED | None [30:24] |                      |            |         |    |    |                   |

| Bits | Name          | Description                                                                               |
|------|---------------|-------------------------------------------------------------------------------------------|
| 31   | SAR_ENABLED   | 0=disabled: pump output is VDDA_PUMP, 1=enabled: pump output is boosted. Default Value: 0 |
| 0    | SAR_CLOCK_SEL | Clock select: 0=external clock, 1=internal clock (deprecated).  Default Value: 0          |

# 10 Serial Communications Block Registers



This section discusses the Serial Communications Block (SCB) registers. It lists all the registers in mapping tables, in address order.

# 10.1 Register Details

| Register Name          | Address    |
|------------------------|------------|
| SCB0_CTRL              | 0x40060000 |
| SCB0_STATUS            | 0x40060004 |
| SCB0_SPI_CTRL          | 0x40060020 |
| SCB0_SPI_STATUS        | 0x40060024 |
| SCB0_UART_CTRL         | 0x40060040 |
| SCB0_UART_TX_CTRL      | 0x40060044 |
| SCB0_UART_RX_CTRL      | 0x40060048 |
| SCB0_UART_RX_STATUS    | 0x4006004C |
| SCB0_I2C_CTRL          | 0x40060060 |
| SCB0_I2C_STATUS        | 0x40060064 |
| SCB0_I2C_M_CMD         | 0x40060068 |
| SCB0_I2C_S_CMD         | 0x4006006C |
| SCB0_I2C_CFG           | 0x40060070 |
| SCB0_TX_CTRL           | 0x40060200 |
| SCB0_TX_FIFO_CTRL      | 0x40060204 |
| SCB0_TX_FIFO_STATUS    | 0x40060208 |
| SCB0_TX_FIFO_WR        | 0x40060240 |
| SCB0_RX_CTRL           | 0x40060300 |
| SCB0_RX_FIFO_CTRL      | 0x40060304 |
| SCB0_RX_FIFO_STATUS    | 0x40060308 |
| SCB0_RX_MATCH          | 0x40060310 |
| SCB0_RX_FIFO_RD        | 0x40060340 |
| SCB0_RX_FIFO_RD_SILENT | 0x40060344 |
| SCB0_EZ_DATA           | 0x40060400 |
| SCB0_INTR_CAUSE        | 0x40060E00 |
| SCB0_INTR_I2C_EC       | 0x40060E80 |
| SCB0_INTR_I2C_EC_MASK  | 0x40060E88 |



| Register Name           | Address    |
|-------------------------|------------|
| SCB0_INTR_I2C_EC_MASKED | 0x40060E8C |
| SCB0_INTR_SPI_EC        | 0x40060EC0 |
| SCB0_INTR_SPI_EC_MASK   | 0x40060EC8 |
| SCB0_INTR_SPI_EC_MASKED | 0x40060ECC |
| SCB0_INTR_M             | 0x40060F00 |
| SCB0_INTR_M_SET         | 0x40060F04 |
| SCB0_INTR_M_MASK        | 0x40060F08 |
| SCB0_INTR_M_MASKED      | 0x40060F0C |
| SCB0_INTR_S             | 0x40060F40 |
| SCB0_INTR_S_SET         | 0x40060F44 |
| SCB0_INTR_S_MASK        | 0x40060F48 |
| SCB0_INTR_S_MASKED      | 0x40060F4C |
| SCB0_INTR_TX            | 0x40060F80 |
| SCB0_INTR_TX_SET        | 0x40060F84 |
| SCB0_INTR_TX_MASK       | 0x40060F88 |
| SCB0_INTR_TX_MASKED     | 0x40060F8C |
| SCB0_INTR_RX            | 0x40060FC0 |
| SCB0_INTR_RX_SET        | 0x40060FC4 |
| SCB0_INTR_RX_MASK       | 0x40060FC8 |
| SCB0_INTR_RX_MASKED     | 0x40060FCC |
| SCB1_CTRL               | 0x40070000 |
| SCB1_STATUS             | 0x40070004 |
| SCB1_SPI_CTRL           | 0x40070020 |
| SCB1_SPI_STATUS         | 0x40070024 |
| SCB1_UART_CTRL          | 0x40070040 |
| SCB1_UART_TX_CTRL       | 0x40070044 |
| SCB1_UART_RX_CTRL       | 0x40070048 |
| SCB1_UART_RX_STATUS     | 0x4007004C |
| SCB1_I2C_CTRL           | 0x40070060 |
| SCB1_I2C_STATUS         | 0x40070064 |
| SCB1_I2C_M_CMD          | 0x40070068 |
| SCB1_I2C_S_CMD          | 0x4007006C |
| SCB1_I2C_CFG            | 0x40070070 |
| SCB1_TX_CTRL            | 0x40070200 |
| SCB1_TX_FIFO_CTRL       | 0x40070204 |
| SCB1_TX_FIFO_STATUS     | 0x40070208 |
| SCB1_TX_FIFO_WR         | 0x40070240 |
| SCB1_RX_CTRL            | 0x40070300 |
| SCB1_RX_FIFO_CTRL       | 0x40070304 |
| SCB1_RX_FIFO_STATUS     | 0x40070308 |
| SCB1_RX_MATCH           | 0x40070310 |
| SCB1_RX_FIFO_RD         | 0x40070340 |



| Register Name           | Address    |
|-------------------------|------------|
| SCB1_RX_FIFO_RD_SILENT  | 0x40070344 |
| SCB1_EZ_DATA            | 0x40070400 |
| SCB1_INTR_CAUSE         | 0x40070E00 |
| SCB1_INTR_I2C_EC        | 0x40070E80 |
| SCB1_INTR_I2C_EC_MASK   | 0x40070E88 |
| SCB1_INTR_I2C_EC_MASKED | 0x40070E8C |
| SCB1_INTR_SPI_EC        | 0x40070EC0 |
| SCB1_INTR_SPI_EC_MASK   | 0x40070EC8 |
| SCB1_INTR_SPI_EC_MASKED | 0x40070ECC |
| SCB1_INTR_M             | 0x40070F00 |
| SCB1_INTR_M_SET         | 0x40070F04 |
| SCB1_INTR_M_MASK        | 0x40070F08 |
| SCB1_INTR_M_MASKED      | 0x40070F0C |
| SCB1_INTR_S             | 0x40070F40 |
| SCB1_INTR_S_SET         | 0x40070F44 |
| SCB1_INTR_S_MASK        | 0x40070F48 |
| SCB1_INTR_S_MASKED      | 0x40070F4C |
| SCB1_INTR_TX            | 0x40070F80 |
| SCB1_INTR_TX_SET        | 0x40070F84 |
| SCB1_INTR_TX_MASK       | 0x40070F88 |
| SCB1_INTR_TX_MASKED     | 0x40070F8C |
| SCB1_INTR_RX            | 0x40070FC0 |
| SCB1_INTR_RX_SET        | 0x40070FC4 |
| SCB1_INTR_RX_MASK       | 0x40070FC8 |
| SCB1_INTR_RX_MASKED     | 0x40070FCC |



#### 10.1.1 SCB0\_CTRL

Generic control register.
Address: 0x40060000
Retention: Retained

| Bits      | 7                             | 6            | 5  | 4  | 3              | 2                   | 1                   | 0  |  |  |
|-----------|-------------------------------|--------------|----|----|----------------|---------------------|---------------------|----|--|--|
| SW Access | 1                             | None         |    |    |                |                     | RW                  |    |  |  |
| HW Access | None                          |              |    |    |                | R                   |                     |    |  |  |
| Name      | None [7:4]                    |              |    |    | SCB0_OVS [3:0] |                     |                     |    |  |  |
| Bits      | 15                            | 14           | 13 | 12 | 11             | 10                  | 9                   | 8  |  |  |
| SW Access | None                          |              |    |    |                | RW                  | RW                  | RW |  |  |
| HW Access | None                          |              |    |    |                | R                   | R                   | R  |  |  |
| Name      | None [15:11] SCB0_EZ_<br>MODE |              |    |    |                | SCB0_EC_<br>OP_MODE | SCB0_EC_<br>AM_MODE |    |  |  |
| Bits      | 23                            | 22           | 21 | 20 | 19             | 18                  | 17                  | 16 |  |  |
| SW Access | None                          |              |    |    |                |                     | RW                  | RW |  |  |
| HW Access | None                          |              |    |    |                |                     | R                   | R  |  |  |
| Name      |                               |              |    |    |                |                     | SCB0_ADE<br>R_ACCEP |    |  |  |
| Bits      | 31                            | 30           | 29 | 28 | 27             | 26                  | 25                  | 24 |  |  |
| SW Access | RW                            | None         |    |    |                |                     | RW                  |    |  |  |
| HW Access | R                             | None         |    |    |                |                     | R                   |    |  |  |
| Name      | SCB0_ENA<br>BLED              | None [30:26] |    |    |                |                     | SCB0_MODE [25:24]   |    |  |  |

| Bits    | Name         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31      | SCB0_ENABLED | IP enabled ('1') or not ('0'). The proper order in which to initialize the IP is as follows:  - Program protocol specific information using SPI_CTRL, UART_CTRL (and UART_TX_CTRL and UART_RX_CTRL) or I2C_CTRL. This includes selection of a submode, master/slave functionality and transmitter/receiver functionality when applicable.  - Program generic transmitter (TX_CTRL) and receiver (RX_CTRL) information. This includes enabling of the transmitter and receiver functionality.  - Program transmitter FIFO (TX_FIFO_CTRL) and receiver FIFO (RX_FIFO_CTRL) information.  - Program CTRL to enable IP, select the specific operation mode and oversampling factor. When the IP is enabled, no control information should be changed. Changes should be made AFTER disabling the IP, e.g. to modify the operation mode (from I2C to SPI) or to go from externally to internally clocked. The change takes effect after the IP is re-enabled. Note that disabling the IP will cause re-initialization of the design and associated state is lost (e.g. FIFO content). Default Value: 0 |
| 25 : 24 | SCB0_MODE    | Mode of operation (3: Reserved)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



#### 10.1.1 SCB0\_CTRL (continued)

0x0: I2C:

Inter-Integrated Circuits (I2C) mode.

0x1: SPI:

Serial Peripheral Interface (SPI) mode.

0x2: UART:

Universal Asynchronous Receiver/Transmitter (UART) mode.

17 SCB0\_BLOCK Only used in externally clocked mode. If the externally clocked logic and the MMIO SW accesses

to EZ memory coincide/collide, this bit determines whether a SW access should block and result in bus wait states ('BLOCK is 1') or not (BLOCK is '0'). IF BLOCK is 0 and the accesses collide, MMIO read operations return 0xffff:ffff and MMIO write operations are ignored. Colliding accesses are registered as interrupt causes: field BLOCKED of MMIO registers INTR\_TX and

INTR\_RX.
Default Value: 0

16 SCB0\_ADDR\_ACCEPT Determines whether a received matching address is accepted in the RX FIFO ('1') or not ('0').

This field is used in the I2C mode, to allow the slave to put the received slave address or general call address in the RX FIFO. Note that a received matching address is put in the RX FIFO when ADDR\_ACCEPT is '1' for both I2C read and write transfers. This field is used in the multi-processor UART receiver mode, to allow the receiver to put the received address in the RX FIFO. Note:

non-matching addresses are never put in the RX FIFO.

Default Value: 0

Non EZ mode ('0') or EZ mode ('1'). In EZ mode, a meta protocol is applied to the serial interface

protocol. This meta protocol adds meaning to the data frames transferred by the serial interface protocol: a data frame can represent a memory address, a write memory data element or a read memory data element. EZ mode is only used for synchronous serial interface protocols: SPI and I2C. In SPI mode, only Motorola mode 0 is supported and the trasmitter should use continuous data frames; i.e. data frames. This mode is only applicable to slave functionality. In EZ mode, the slave can read from and write to an addressable memory structure of 32 bytes. In EZ mode, data frames should 8-bit in size and should be transmitted and received with the Most Significant Bit

(MSB) first.

In UART mode this field should be '0'.

Default Value: 0

9 SCB0\_EC\_OP\_MODE Internally clocked mode ('0') or externally clocked mode ('1') operation. In internally clocked

mode, the serial interface protocols run off the peripheral clock. In externally clocked mode, the serial interface protocols run off the clock as provided by the serial interface. Externally clocked operation mode is only used for synchronous serial interface protocols (SPI and I2C) in slave mode AND EZ mode. In SPI mode, only Motorola mode 0 is supported. The maximum SPI slave, EZ mode bitrate is 48 Mbps (transmission and IO delays outside the IP will degrade the effective

bitrate).

In UART mode this field should be '0'.

Default Value: 0

8 SCB0\_EC\_AM\_MODE Internally clocked mode ('0') or externally clocked mode ('1') address matching (I2C) or selection

(SPI). In internally clocked mode, the serial interface protocols run off the peripheral clock. In externally clocked mode, the serial interface protocols run off the clock as provided by the serial interface. Externally clocked mode is only used for synchronous serial interface protocols (SPI

and I2C) in slave mode. In SPI mode, only Motorola mode 0 is supported.

In UART mode this field should be '0'.



#### 10.1.1 SCB0\_CTRL (continued)

#### 3:0 SCB0\_OVS

Serial interface bit period oversampling factor expressed in IP clock cycles. Used for SPI and UART functionality. OVS + 1 IP clock cycles constitute a single serial interface clock/bit cycle. The IP clock is provided by the programmable clock IP. This field is NOT used in externally clocked mode. If OVS is odd, the oversampling factor is even and the first and second phase of the interface clock period her be same. If OVS is even, the oversampling factor is odd and the first phase of the interface clock period is 1 peripheral clock cycle longer than the second phase of the interface clock period.

In SPI master mode, the valid range is [3, 15] (at a system frequency of 48 MHz, the maximum bit rate is 12 Mbps). In SPI slave mode, the OVS field is 

- The above requirements provide an IP centric perspective, assuming ideal (0 ns) IO cell and routing delay. The required IP clock/IF clock ratio increases and the calculated maximum bit rate decreases, when realistic chip delays are taken into account.

In UART standard submode (including LIN), the valid range is [7, 15]. In UART SmartCard submode, the valid range is [7, 15]

In UART TX IrDA submode this field indirectly specifies the oversampling. The oversampling determines the interface clock/bit cycle and the width of the pulse. Only normal transmission mode is supported, the pulse is roughly 3/16 of the bit period (for all bit rates). There is only one valid OVS value: - 0: 16 times oversampling.

times oversampling.

IP clock frequency of 16\*115.2 KHz for 115.2 Kbps.

IP clock frequency of 16\*57.6 KHz for 57.6 Kbps.

IP clock frequency of 16\*38.4 KHz for 38.4 Kbps.

IP clock frequency of 16\*39.2 KHz for 39.2 Kbps.

IP clock frequency of 16\*9.6 KHz for 9.6 Kbps.

IP clock frequency of 16\*9.4 KHz for 2.4 Kbps.

IP clock frequency of 16\*12 KHz for 1.2 Kbps.

IP clock frequency of 16\*1.2 KHz for 1.2 Kbps. - all other values are not used in normal mode

In UART RX IrDA submode (1.2, 2.4, 9.6, 19.2, 38.4, 57.6 and 115.2 Kbps) this field indirectly specifies the oversampling. The oversampling determines the interface clock/bit cycle and the width of the pulse. In normal transmission mode, this pulse is roughly 3/16 of the bit period (for all bit rates). In low power transmission mode, this pulse is potentially smaller (down to 1.62 us typical and 1.41 us minimal) than 3/16 of the bit period (for < 115.2 Kbps bit trates). Pulse widths greater or equal than two IP clock cycles are guaranteed to be detected by the receiver. Pulse widths less than two IP clock cycles and greater or equal than one IP clock cycle may be detected by the receiver. Pulse widths less than one IP clock cycle will not be detected by the receiver. RX CTRL.MEDIAN should be set to '1' for IrDA receiver functionality. The IP clock (as provided by the programmable clock IP) and the oversampling together determine the IPD bitrate. Normal mode, OVS field values (with the required IP clock frequency):

- 0: 16 times oversampling.

IP clock frequency of 16\*115.2 KHz for 115.2 Kbps.

IP clock frequency of 16\*57.6 KHz for 57.6 KHps.
IP clock frequency of 16\*38.4 KHz for 38.4 KDps.
IP clock frequency of 16\*19.2 KHz for 19.2 KDps.
IP clock frequency of 16\*9.6 KHz for 9.6 KDps. IP clock frequency of 16\*2.4 KHz for 2.4 Kbps.
IP clock frequency of 16\*1.2 KHz for 1.2 Kbps.
all other values are not used in normal mode.

Low power mode, OVS field values (with the required IP clock frequency):

 O: 16 times oversampling.

IP clock frequency of 16\*115.2 KHz for 115.2 Kbps. - 1: 32 times oversampling.
IP clock frequency of 32\*57.6 KHz for 57.6 Kbps.
- 2: 48 times oversampling.
IP clock frequency of 48\*38.4 KHz for 38.4 Kbps.

- 3: 96 times oversampling.
IP clock frequency of 96\*19.2 KHz for 19.2 Kbps.
-4: 192 times oversampling.
IP clock frequency of 192\*9.6 KHz for 9.6 Kbps.

- 5: 768 times oversampling.

IP clock frequency of 768\*2.4 KHz for 2.4 Kbps.
- 6: 1536 times oversampling.

IP clock frequency of 1536\*1.2 KHz for 1.2 Kbps.

- all other values are not used in low power mode



### 10.1.2 **SCB0\_STATUS**

Generic status register.
Address: 0x40060004
Retention: Not Retained

| Bits      | 7            | 6           | 5  | 4          | 3      | 2  | 1  | 0       |
|-----------|--------------|-------------|----|------------|--------|----|----|---------|
| SW Access |              |             |    | None       |        |    |    | R       |
| HW Access |              |             |    | None       |        |    |    | W       |
| Name      |              |             |    | None [7:1] |        |    |    | SCB0_EC |
| Bits      | 15           | 14          | 13 | 12         | 11     | 10 | 9  | 8       |
| SW Access |              | None        |    |            |        |    |    |         |
| HW Access | None         |             |    |            |        |    |    |         |
| Name      |              | None [15:8] |    |            |        |    |    |         |
| Bits      | 23           | 22          | 21 | 20         | 19     | 18 | 17 | 16      |
| SW Access |              |             |    | No         | ne     |    |    |         |
| HW Access |              |             |    | No         | ne     |    |    |         |
| Name      |              |             |    | None       | 23:16] |    |    |         |
| Bits      | 31           | 30          | 29 | 28         | 27     | 26 | 25 | 24      |
| SW Access |              |             |    | No         | ne     |    |    |         |
| HW Access |              |             |    | No         | ne     |    |    |         |
| Name      | None [31:24] |             |    |            |        |    |    |         |

| Bits | Name         |
|------|--------------|
| 0    | SCB0_EC_BUSY |

#### Description

Inidicates whether the externaly clocked logic is potentially accessing the EZ memory (this is only possible in EZ mode). This bit can be used by SW to determine whether it is safe to issue a SW access to the EZ memory (without bus wait states (a blocked SW access) or bus errors being generated). Note that the INTR\_TX.BLOCKED and INTR\_RX.BLOCKED interrupt causes are used to indicate whether a SW access was actually blocked by externally clocked logic. Default Value: Undefined



# 10.1.3 SCB0\_SPI\_CTRL

SPI control register.
Address: 0x40060020
Retention: Retained

| Bits      | 7                                | 6           | 5  | 4                             | 3             | 2                 | 1                           | 0                   |
|-----------|----------------------------------|-------------|----|-------------------------------|---------------|-------------------|-----------------------------|---------------------|
| SW Access |                                  | None        |    |                               | RW            | RW                | RW                          | RW                  |
| HW Access |                                  | None        |    | R                             | R             | R                 | R                           | R                   |
| Name      | None [7:5]                       |             |    | SCB0_LAT<br>E_MISO_S<br>AMPLE | SCB0_CPO<br>L | SCB0_CPH<br>A     | SCB0_SEL<br>ECT_PREC<br>EDE | SCB0_CON<br>TINUOUS |
| Bits      | 15                               | 14          | 13 | 12                            | 11            | 10                | 9                           | 8                   |
| SW Access |                                  | None        |    |                               |               |                   |                             |                     |
| HW Access |                                  | None        |    |                               |               |                   |                             |                     |
| Name      |                                  | None [15:8] |    |                               |               |                   |                             |                     |
| Bits      | 23                               | 22          | 21 | 20                            | 19            | 18                | 17                          | 16                  |
| SW Access |                                  |             |    | None                          |               |                   |                             | RW                  |
| HW Access |                                  |             |    | None                          |               |                   |                             | R                   |
| Name      |                                  |             |    | None [23:17]                  |               |                   |                             | SCB0_LOO<br>PBACK   |
| Bits      | 31                               | 30          | 29 | 28                            | 27            | 26                | 25                          | 24                  |
| SW Access | RW                               | None RW     |    |                               |               |                   | R                           | W                   |
| HW Access | R                                | R None R    |    |                               |               |                   | ı                           | ₹                   |
| Name      | SCB0_MAS<br>TER_MOD None [30:28] |             |    |                               |               | /E_SELECT<br>:26] | SCB0_MC                     | DE [25:24]          |

| Bits    | Name              | Description                                                                                                                                                                                                                                                                                                                                       |
|---------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31      | SCB0_MASTER_MODE  | Master ('1') or slave ('0') mode. In master mode, transmission will commence on availability of data frames in the TX FIFO. In slave mode, when selected and there is no data frame in the TX FIFO, the slave will transmit all '1's. In both master and slave modes, received data frames will be lost if the RX FIFO is full.  Default Value: 0 |
| 27 : 26 | SCB0_SLAVE_SELECT | Selects one of the four SPI slave select signals:  - 0: Slave 0, SPI_SELECT[0].  - 1: Slave 1, SPI_SELECT[1].  - 2: Slave 2, SPI_SELECT[2].  - 3: Slave 3, SPI_SELECT[3].  Only used in master mode. The IP should be disabled when changes are made to this field.  Default Value: 0                                                             |
| 25 : 24 | SCB0_MODE         | Submode of SPI operation (3: Reserved). Default Value: 3                                                                                                                                                                                                                                                                                          |



#### 10.1.3 SCB0\_SPI\_CTRL (continued)

#### 0x0: SPI\_MOTOROLA:

SPI Motorola submode. In master mode, when not transmitting data (SELECT is inactive), SCLK is stable at CPOL. In slave mode, when not selected, SCLK is ignored; i.e. it can be either stable or clocking. In master mode, when there is no data to transmit (TX FIFO is empty), SELECT is inactive.

#### 0x1: SPI\_TI:

SPI Texas Instruments submode. In master mode, when not transmitting data, SCLK is stable at '0'. In slave mode, when not selected, SCLK is ignored; i.e. it can be either stable or clocking. In master mode, when there is no data to transmit (TX FIFO is empty), SELECT is inactive; i.e. no pulse is generated.

#### 0x2: SPI NS:

SPI National Semiconducturs submode. In master mode, when not transmitting data, SCLK is stable at '0'. In slave mode, when not selected, SCLK is ignored; i.e. it can be either stable or clocking. In master mode, when there is no data to transmit (TX FIFO is empty), SELECT is in-

16 SCB0\_LOOPBACK Local loopback control (does NOT affect the information on the pins). Only applicable in master mode. Not applicable in National Semiconductors submode. When '0', the SPI master MISO line is connected to the SPI MISO pin. When '1', the SPI master MISO line is connected to the SPI master MOSI line. In other words, in loopback mode the SPI master receives on MISO what it transmits on MOSI.

Default Value: 0

4 SCB0\_LATE\_MISO\_SAM PLE

Only applicable in master mode. Changes the SCLK edge on which MISO is captured. When '0', the default applies (for Motorola as determined by CPOL and CPHA, for Texas Instruments on the falling edge of SCLK and for National Semiconductors on the rising edge of SCLK). When '1', the alternate clock edge is used (which comes half a SPI SCLK period later). Late sampling addresses the round trip delay associated with transmitting SCLK from the master to the slave

Default Value: 0

3 SCB0\_CPOL Only applicable in SPI Motorola submode. Indicates the clock polarity. This field, together with the CPHA field, indicates when MOSI data is driven and MISO data is captured:

- CPOL is 0: SCLK is 0 when not transmitting data.

and transmitting MISO from the slave to the master.

- CPOL is 1: SCLK is 1 when not transmitting data.

Default Value: 0

SCB0\_CPHA

Only applicable in SPI Motorola submode. Indicates the clock phase. This field, together with the CPOL field, indicates when MOSI data is driven and MISO data is captured.

- CPOL is 0, CPHA is 0: MOSI is driven on a falling edge of SCLK. MISO is captured on a rising edge of SCLK.
- CPOL is 0, CPHA is 1: MOSI is driven on a rising edge of SCLK. MISO is captured on a falling edge of SCLK.
- CPOL is 1, CPHA is 0: MOSI is driven on a rising edge of SCLK. MISO is captured on a falling edge of SCLK.
- CPOL is 1, CPHA is 1: MOSI is driven on a falling edge of SCLK. MISO is captured on a rising edge of SCLK.

Default Value: 0

SCB0 SELECT PRECED

Е

Only used in SPI Texas Instruments' submode. When '1', the data frame start indication is a pulse on the SELECT line that precedes the transfer of the first data frame bit. When '0', the data frame start indication is a pulse on the SELECT line that coincides with the transfer of the first data frame bit.

Default Value: 0



### 10.1.3 SCB0\_SPI\_CTRL (continued)

0 SCB0\_CONTINUOUS

Continuous SPI data transfers enabled ('1') or not ('0'). When continuous transfers are enabled individual data frame transfers are not necessarily seperated by slave deselection (as indicated by the SELECT line): if the TX FIFO has multiple data frames, data frames are send out without slave deselection. When continuous transfers are not enabled individual data frame transfers are always seperated by slave deselection: independent of the availability of TX FIFO data frames, data frames are send out with slave deselection. This field is used in master mode. In slave mode, both continuous and non-continuous SPI data transfers are supported. Default Value: 0



# 10.1.4 SCB0\_SPI\_STATUS

SPI status register.
Address: 0x40060024
Retention: Not Retained

| Bits      | 7                   | 6  | 5  | 4          | 3       | 2  | 1        | 0                 |
|-----------|---------------------|----|----|------------|---------|----|----------|-------------------|
| SW Access |                     |    |    | None       |         |    |          | R                 |
| HW Access |                     |    |    | None       |         |    |          | W                 |
| Name      |                     |    |    | None [7:1] |         |    |          | SCB0_BUS<br>_BUSY |
| Bits      | 15                  | 14 | 13 | 12         | 11      | 10 | 9        | 8                 |
| SW Access |                     | R  |    |            |         |    |          |                   |
| HW Access | W                   |    |    |            |         |    |          |                   |
| Name      | SCB0_EZ_ADDR [15:8] |    |    |            |         |    |          |                   |
| Bits      | 23                  | 22 | 21 | 20         | 19      | 18 | 17       | 16                |
| SW Access |                     |    |    | No         | ne      |    |          |                   |
| HW Access |                     |    |    | No         | ne      |    |          |                   |
| Name      |                     |    |    | None [     | [23:16] |    |          |                   |
| Bits      | 31                  | 30 | 29 | 28         | 27      | 26 | 25       | 24                |
| SW Access |                     | 1  |    | No         | ne      | 1  | <u> </u> |                   |
| HW Access |                     |    |    | No         | ne      |    |          |                   |
| Name      |                     |    |    | None [     | [31:24] |    |          |                   |

| Bits   | Name          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 : 8 | SCB0_EZ_ADDR  | SPI slave EZ address. This field is only reliable in internally clocked mode. In externally clocked mode the field may be unreliable, as clock domain synchronization is not performed in the design.  Default Value: Undefined                                                                                                                                                                                                                     |
| 0      | SCB0_BUS_BUSY | SPI bus is busy. The bus is considered busy ('1') during an ongoing transaction. For Motorola and National submodes, the busy bit is '1', when the slave selection (low active) is activated. For TI submode, the busy bit is '1' from the time the preceding/coinciding slave select (high active) is activated for the first transmitted data frame, till the last MOSI/MISO bit of the last data frame is transmitted.  Default Value: Undefined |



# 10.1.5 SCB0\_UART\_CTRL

UART control register.
Address: 0x40060040
Retention: Retained

| Bits      | 7  | 6                   | 5    | 4            | 3     | 2  | 1      | 0                 |
|-----------|----|---------------------|------|--------------|-------|----|--------|-------------------|
| SW Access |    |                     |      | No           | one   |    |        |                   |
| HW Access |    |                     |      | No           | one   |    |        |                   |
| Name      |    |                     |      | None         | [7:0] |    |        |                   |
| Bits      | 15 | 15 14 13 12 11 10 9 |      |              |       |    |        | 8                 |
| SW Access |    |                     |      | No           | ne    |    |        | '                 |
| HW Access |    | None                |      |              |       |    |        |                   |
| Name      |    | None [15:8]         |      |              |       |    |        |                   |
| Bits      | 23 | 22                  | 21   | 20           | 19    | 18 | 17     | 16                |
| SW Access |    |                     |      | None         |       |    |        | RW                |
| HW Access |    |                     |      | None         |       |    |        | R                 |
| Name      |    |                     |      | None [23:17] |       |    |        | SCB0_LOC<br>PBACK |
| Bits      | 31 | 30                  | 29   | 28           | 27    | 26 | 25     | 24                |
| SW Access |    | None RW             |      |              |       |    | RW     |                   |
| HW Access |    | None R              |      |              |       |    |        |                   |
| Name      |    |                     | None | [31:26]      |       |    | SCB0 M | 1ODE [25:24]      |

| Bits    | Name          | Description                                                                                                                                                                                                                                                                                                                                      |
|---------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 25 : 24 | SCB0_MODE     | Submode of UART operation (3: Reserved) Default Value: 3                                                                                                                                                                                                                                                                                         |
|         |               | 0x0: UART_STD: Standard UART submode.                                                                                                                                                                                                                                                                                                            |
|         |               | <b>0x1: UART_SMARTCARD:</b> SmartCard (ISO7816) submode. Support for negative acknowledgement (NACK) on the receiver side and retransmission on the transmitter side.                                                                                                                                                                            |
|         |               | <b>0x2: UART_IRDA:</b> Infrared Data Association (IrDA) submode. Return to Zero modulation scheme. In this mode, the oversampling factor should be 16, that is OVS is 15.                                                                                                                                                                        |
| 16      | SCB0_LOOPBACK | Local loopback control (does NOT affect the information on the pins). When '0', the transmitter TX line is connected to the TX pin and the receiver RX line is connected to the RX pin. When '1', the transmitter TX line is connected to the receiver RX line. This allows a SCB UART transmitter to communicate with its receiver counterpart. |

Default Value: 0



# 10.1.6 SCB0\_UART\_TX\_CTRL

UART transmitter control register.

Address: 0x40060044 Retention: Retained

| Bits      | 7                | 6    | 5                           | 4               | 3      | 2                          | 1  | 0       |
|-----------|------------------|------|-----------------------------|-----------------|--------|----------------------------|----|---------|
| SW Access | None             |      | RW                          | RW              | None   | RW                         |    |         |
| HW Access | No               | one  | R                           | R               | None   |                            | R  |         |
| Name      | None [7:6]       |      | SCB0_PARI<br>TY_ENABL<br>ED | SCB0_PARI<br>TY | None   | SCB0_STOP_BITS [2:0]       |    | S [2:0] |
| Bits      | 15               | 14   | 13                          | 12              | 11     | 10                         | 9  | 8       |
| SW Access |                  |      |                             | None            |        |                            |    | RW      |
| HW Access |                  |      |                             | None            |        |                            |    | R       |
| Name      | None [15:9] RY_O |      |                             |                 |        | SCB0_RET<br>RY_ON_NA<br>CK |    |         |
| Bits      | 23               | 22   | 21                          | 20              | 19     | 18                         | 17 | 16      |
| SW Access |                  |      | <u>'</u>                    | No              | ne     |                            |    |         |
| HW Access |                  |      |                             | No              | ne     |                            |    |         |
| Name      |                  |      |                             | None [          | 23:16] |                            |    |         |
| Bits      | 31               | 30   | 29                          | 28              | 27     | 26                         | 25 | 24      |
| SW Access |                  |      | 1                           | No              | ne     |                            |    |         |
| HW Access |                  | None |                             |                 |        |                            |    |         |
| Name      |                  |      |                             | None [          | 31:24] |                            |    |         |

| Bits | Name                    | Description                                                                                                                                                                                                                                                  |
|------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8    | SCB0_RETRY_ON_NAC<br>K  | When '1', a data frame is retransmitted when a negative acknowledgement is received. Only applicable to the SmartCard submode.  Default Value: 0                                                                                                             |
| 5    | SCB0_PARITY_ENABLE<br>D | Parity generation enabled ('1') or not ('0'). Only applicable in standard UART submodes. In SmartCard submode, parity generation is always enabled through hardware. In IrDA submode, parity generation is always disabled through hardware Default Value: 0 |
| 4    | SCB0_PARITY             | Parity bit. When '0', the transmitter generates an even parity. When '1', the transmitter generates an odd parity. Only applicable in standard UART and SmartCard submodes. Default Value: 0                                                                 |
| 2:0  | SCB0_STOP_BITS          | Stop bits. STOP_BITS + 1 is the duration of the stop period in terms of halve bit periods. Valid range is [1, 7]; i.e. a stop period should last at least one bit period.  Default Value: 2                                                                  |



### 10.1.7 SCB0\_UART\_RX\_CTRL

UART receiver control register.

Address: 0x40060048
Retention: Retained

| Bits      | 7            | 6                 | 5                           | 4                 | 3       | 2                    | 1                                    | 0                                 |
|-----------|--------------|-------------------|-----------------------------|-------------------|---------|----------------------|--------------------------------------|-----------------------------------|
| SW Access | None RW      |                   | RW                          | RW                | None    | RW                   |                                      |                                   |
| HW Access | None         | R                 | R                           | R                 | None    | R                    |                                      |                                   |
| Name      | None         | SCB0_POL<br>ARITY | SCB0_PARI<br>TY_ENABL<br>ED | SCB0_PARI<br>TY   | None    | SCB0_STOP_BITS [2:0] |                                      | [2:0]                             |
| Bits      | 15           | 14                | 13                          | 12                | 11      | 10                   | 9                                    | 8                                 |
| SW Access | No           | ne                | RW                          | RW                | None    | RW                   | RW                                   | RW                                |
| HW Access | None         |                   | R                           | R                 | None    | R                    | R                                    | R                                 |
| Name      | None [15:14] |                   | SCB0_SKIP<br>_START         | SCB0_LIN_<br>MODE | None    | SCB0_MP_<br>MODE     | SCB0_DRO<br>P_ON_FRA<br>ME_ERRO<br>R | SCB0_DRO<br>P_ON_PARI<br>TY_ERROR |
| Bits      | 23           | 22                | 21                          | 20                | 19      | 18                   | 17                                   | 16                                |
| SW Access |              | No                | ne                          |                   | RW      |                      |                                      |                                   |
| HW Access |              | No                | ne                          |                   |         | i                    | ₹                                    |                                   |
| Name      |              | None              | [23:20]                     |                   | ;       | SCB0_BREAK           | _WIDTH [19:16                        | ]                                 |
| Bits      | 31           | 30                | 29                          | 28                | 27      | 26                   | 25                                   | 24                                |
| SW Access |              |                   |                             | No                | lone    |                      |                                      |                                   |
| HW Access |              |                   |                             | No                | ne      |                      |                                      |                                   |
| Name      |              |                   |                             | None [            | [31:24] |                      |                                      |                                   |

#### Bits Name

19:16

SCB0\_BREAK\_WIDTH

#### Description

Break width. BREAK\_WIDTH + 1 is the minimum width in bit periods of a break. During a break the transmitted/received line value is '0'. This feature is useful for standard UART submode and LIN submode ("break field" detection). Once, the break is detected, the

INTR\_RX.BREAK\_DETECT bit is set to '1'. Note that break detection precedes baud rate detection, which is used to synchronize/refine the receiver clock to the transmitter clock. As a result, break detection operates with an unsynchronized/unrefined receiver clock. Therefore, the receiver's definition of a bit period is imprecise and the setting of this field should take this imprecision into account. The LIN standard also accounts for this imprecision: a LIN start bit followed by 8 data bits allows for up to 9 consecutive '0' bit periods during regular transmission, whereas the LIN break detection should be at least 13 consecutive '0' bit periods. This provides for a margin of 4 bit periods. Therefore, the default value of this field is set to 10, representing a minimal break field with of 10+1 = 11 bit periods; a value in between the 9 consecutive bit periods of a regular transmission and the 13 consecutive bit periods of a break field. This provides for slight imprecisions of the receiver clock wrt. the transmitter clock. There should not be a need to program this field to any value other than its default value.

Default Value: 10



### 10.1.7 SCB0\_UART\_RX\_CTRL (continued)

| 13 | SCB0_SKIP_START               | Only applicable in standard UART submode. When '1', the receiver skips start bit detection for the first received data frame. Instead, it synchronizes on the first received data frame bit, which should be a '1'. This functionality is intended for wake up from DeepSleep when receiving a data frame. The transition from idle ('1') to START ('0') on the RX line is used to wake up the CPU. The transition detection (and the associated wake up functionality) is performed by the GPIO2 IP. The woken up CPU will enable the SCB's UART receiver functionality. Once enabled, it is assumed that the START bit is ongoing (the CPU wakeup and SCB enable time should be less than the START bit period). The SCB will synchronize to a '0' to '1' transition, which indicates the first data frame bit is received (first data frame bit should be '1'). After synchronization to the first data frame bit, the SCB will resume normal UART functionality: subsequent data frames will be synchronized on the receipt of a START bit. Default Value: 0             |
|----|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12 | SCB0_LIN_MODE                 | Only applicable in standard UART submode. When '1', the receiver performs break detection and baud rate detection on the incoming data. First, break detection counts the amount of bit periods that have a line value of '0'. BREAK_WIDTH specifies the minum required amount of bit periods. Successful break detection sets the INTR_RX.BREAK_DETECT interrupt cause to '1'. Second, baud rate detection counts the amount of peripheral clock periods that are use to receive the synchronization byte (0x55; least significant bit first). The count is available through UART_RX_STATUS.BR_COUNTER. Successful baud rate detection sets the INTR_RX.BAUD_DETECT interrupt cause to '1' (BR_COUNTER is reliable). This functionality is used to synchronize/refine the receiver clock to the transmitter clock. The receiver software can use the BR_COUNTER value to set the right IP clock (from the programmable clock IP) to guarantee successful receipt of the first LIN data frame (Protected Identifier Field) after the synchronization byte. Default Value: 0 |
| 10 | SCB0_MP_MODE                  | Multi-processor mode. When '1', multi-processor mode is enabled. In this mode, RX_CTRL.DATA_WIDTH should indicate a 9-bit data frame. In multi-processor mode, the 9th received bit of a data frame seperates addresses (bit is '1') from data (bit is '0'). A received address is matched with RX_MATCH.DATA and RX_MATCH.MASK. In the case of a match, subsequent received data are sent to the RX FIFO. In the case of NO match, subsequent received data are dropped. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 9  | SCB0_DROP_ON_FRAM<br>E_ERROR  | Behaviour when an error is detected in a start or stop period. When '0', received data is send to the RX FIFO. When '1', received data is dropped and lost. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 8  | SCB0_DROP_ON_PARIT<br>Y_ERROR | Behaviour when a parity check fails. When '0', received data is send to the RX FIFO. When '1', received data is dropped and lost. Only applicable in standard UART and SmartCard submodes (negatively acknowledged SmartCard data frames may be dropped with this field). Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 6  | SCB0_POLARITY                 | Inverts incoming RX line signal. Inversion is after local loopback. This functionality is intended for IrDA receiver functionality.  Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 5  | SCB0_PARITY_ENABLE<br>D       | Parity checking enabled ('1') or not ('0'). Only applicable in standard UART submode. In Smart-Card submode, parity checking is always enabled through hardware. In IrDA submode, parity checking is always disabled through hardware. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 4  | SCB0_PARITY                   | Parity bit. When '0', the receiver expects an even parity. When '1', the receiver expects an odd parity. Only applicable in standard UART and SmartCard submodes. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



### 10.1.7 SCB0\_UART\_RX\_CTRL (continued)

2:0 SCB0\_STOP\_BITS

Stop bits. STOP\_BITS + 1 is the duration of the stop period in terms of halve bit periods. Valid range is [1, 7]; i.e. a stop period should last at least one bit period. If STOP\_BITS is '1', stop bits error detection is NOT performed. If STOP\_BITS is in [2, 7], stop bits error detection is performed and the associated interrupt cause INTR\_RX.FRAME\_ERROR is set to '1' if an error is detected. In other words, the receiver supports data frames with a 1 bit period stop bit sequence, but requires at least 1.5 bit period stop bit sequences to detect errors. This limitation is due to possible transmitter and receiver clock skew that prevents the design from doing reliable stop bit detection for short (1 bit bit period) stop bit sequences. Note that in case of a stop bits error, the successive data frames may get lost as the receiver needs to resynchronize its start bit detection. The amount of lost data frames depends on both the amount of stop bits, the idle ('1') time between data frames and the data frame value.

Default Value: 2



### 10.1.8 SCB0\_UART\_RX\_STATUS

UART receiver status register.

Address: 0x4006004C Retention: Not Retained

| Bits      | 7  | 6      | 5       | 4         | 3                      | 2  | 1  | 0  |
|-----------|----|--------|---------|-----------|------------------------|----|----|----|
| SW Access |    | R      |         |           |                        |    |    |    |
| HW Access |    |        |         | V         | V                      |    |    |    |
| Name      |    |        |         | SCB0_BR_C | OUNTER [7:0]           |    |    |    |
| Bits      | 15 | 14     | 13      | 12        | 11                     | 10 | 9  | 8  |
| SW Access |    | None R |         |           |                        |    |    |    |
| HW Access |    | None   |         |           | W                      |    |    |    |
| Name      |    | None   | [15:12] |           | SCB0_BR_COUNTER [11:8] |    |    |    |
| Bits      | 23 | 22     | 21      | 20        | 19                     | 18 | 17 | 16 |
| SW Access |    |        |         | No        | ne                     |    |    |    |
| HW Access |    |        |         | No        | one                    |    |    |    |
| Name      |    |        |         | None      | [23:16]                |    |    |    |
| Bits      | 31 | 30     | 29      | 28        | 27                     | 26 | 25 | 24 |
| SW Access |    |        |         | No        | one                    |    |    |    |
| HW Access |    | None   |         |           |                        |    |    |    |
| Name      |    |        |         | None      | [31:24]                |    |    |    |

| Bits | Name | Description |
|------|------|-------------|
|------|------|-------------|

11:0 SCB0\_BR\_COUNTER

Amount of peripheral clock periods that constitute the transmission of a 0x55 data frame (sent least signficant bit first) as determined by the receiver. BR\_COUNTER / 8 is the amount of peripheral clock periods that constitute a bit period. This field has valid data when INTR\_RX.BAUD\_DETECT is set to '1'.



# 10.1.9 SCB0\_I2C\_CTRL

I2C control register.
Address: 0x40060060
Retention: Retained

| Bits      | 7                                      | 6                                      | 5                             | 4                             | 3                             | 2          | 1                                      | 0                             |  |
|-----------|----------------------------------------|----------------------------------------|-------------------------------|-------------------------------|-------------------------------|------------|----------------------------------------|-------------------------------|--|
| SW Access |                                        | R                                      | W                             |                               |                               | RW         |                                        |                               |  |
| HW Access |                                        | F                                      | ₹                             |                               |                               |            | R                                      |                               |  |
| Name      | S                                      | CB0_LOW_PH                             | HASE_OVS [7:4]                |                               | S                             | CB0_HIGH_P | HASE_OVS [3:                           | 0]                            |  |
| Bits      | 15                                     | 14                                     | 13                            | 12                            | 11                            | 10         | 9                                      | 8                             |  |
| SW Access | RW                                     | RW                                     | RW                            | RW                            | RW                            | None       | RW                                     | RW                            |  |
| HW Access | R                                      | R                                      | R                             | R                             | R                             | None       | R                                      | R                             |  |
| Name      | SCB0_S_N<br>OT_READY<br>_DATA_NA<br>CK | SCB0_S_N<br>OT_READY<br>_ADDR_NA<br>CK | SCB0_S_R<br>EADY_DAT<br>A_ACK | SCB0_S_R<br>EADY_ADD<br>R_ACK | SCB0_S_G<br>ENERAL_I<br>GNORE | None       | SCB0_M_N<br>OT_READY<br>_DATA_NA<br>CK | SCB0_M_R<br>EADY_DAT<br>A_ACK |  |
| Bits      | 23                                     | 22                                     | 21                            | 20                            | 19                            | 18         | 17                                     | 16                            |  |
| SW Access |                                        |                                        |                               | None                          |                               |            |                                        | RW                            |  |
| HW Access |                                        |                                        |                               | None                          |                               |            |                                        | R                             |  |
| Name      |                                        |                                        |                               | None [23:17]                  |                               |            |                                        | SCB0_LOO<br>PBACK             |  |
| Bits      | 31                                     | 30                                     | 29                            | 28                            | 27                            | 26         | 25                                     | 24                            |  |
| SW Access | RW                                     | RW                                     |                               |                               | No                            | ne         |                                        | 1                             |  |
| HW Access | R                                      | R                                      | None                          |                               |                               |            |                                        |                               |  |
| Name      | SCB0_MAS<br>TER_MOD                    | SCB0_SLA                               | None [29:24]                  |                               |                               |            |                                        |                               |  |

| Bits | Name             | Description                                                                                                                                                                                                                                                                                                                                                                                |
|------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | SCB0_MASTER_MODE | Master mode enabled ('1') or not ('0'). Note that both master and slave modes can be enabled at the same time. This allows the IP to address itself.  Default Value: 0                                                                                                                                                                                                                     |
| 30   | SCB0_SLAVE_MODE  | Slave mode enabled ('1') or not ('0').<br>Default Value: 0                                                                                                                                                                                                                                                                                                                                 |
| 16   | SCB0_LOOPBACK    | Local loopback control (does NOT affect the information on the pins). Only applicable in master/ slave mode. When '0', the I2C SCL and SDA lines are connected to the I2C SCL and SDA pins. When '1', I2C SCL and SDA lines are routed internally in the peripheral, and as a result unaffected by other I2C devices. This allows a SCB I2C peripheral to address itself. Default Value: 0 |



### 10.1.9 SCB0\_I2C\_CTRL (continued)

15 SCB0\_S\_NOT\_READY\_D For internally clocked logic only. Only used when: - non EZ mode. ATA NACK Functionality is as follows: - 1: a received data element byte the slave is immediately NACK'd when the receiver FIFO is full. - 0: clock stretching is performed (till the receiver FIFO is no longer full). Default Value: 1 14 SCB0\_S\_NOT\_READY\_A For internally clocked logic (EC\_AM is '0' and EC\_OP is '0') on an address match or general call DDR NACK address (and S\_GENERAL\_IGNORE is '0'). Only used when: - EC AM is '0'. EC OP is '0' and non EZ mode. Functionality is as follows: - 1: a received (matching) slave address is immediately NACK'd when the receiver FIFO is full. - 0: clock stretching is performed (till the receiver FIFO is no longer full). For externally clocked logic (EC AM is '1') on an address match or general call address (and S\_GENERAL\_IGNORE is '0'). Only used when (NOT used when EC\_AM is '1' and EC\_OP is '1' and address match and EZ mode): - EC\_AM is '1' and EC\_OP is '0'. - EC\_AM is '1' and general call address match. - EC\_AM is '1' and non EZ mode. Functionality is as follows: - 1: a received (matching or general) slave address is always immediately NACK'd. There are two possibilities: 1). the internally clocked logic is enabled (we are in Active system power mode) and it handles the rest of the current transfer. In this case the I2C master will not observe the NACK. 2). the internally clocked logic is not enabled (we are in DeepSleep system power mode). In this case the I2C master will observe the NACK and may retry the transfer in the future (which gives the internally clocked logic the time to wake up from DeepSleep system power mode). - 0: clock stretching is performed (till the internally clocked logic takes over). The internally clocked logic will handle the ongoing transfer as soon as it is enabled. Default Value: 1 13 SCB0\_S\_READY\_DATA\_ When '1', a received data element by the slave is immediately ACK'd when the receiver FIFO is not full. In EZ mode, this field should be set to '1'. ACK Default Value: 1 12 SCB0\_S\_READY\_ADDR\_ When '1', a received (matching) slave address is immediately ACK'd when the receiver FIFO is ACK not full. In EZ mode, this field should be set to '1'. Default Value: 1 11 SCB0 S GENERAL IGN When '1', a received general call slave address is immediately NACK'd (no ACK or clock stretch-ORE ing) and treated as a non matching slave address. This is useful for slaves that do not need any data supplied within the general call structure. Default Value: 1 9 SCB0\_M\_NOT\_READY\_ When '1', a received data element byte the master is immediately NACK'd when the receiver DATA\_NACK FIFO is full. When '0', clock stretching is used instead (till the receiver FIFO is no longer full). Default Value: 1 8 SCB0 M READY DATA When '1', a received data element by the master is immediately ACK'd when the receiver FIFO is not full.

Default Value: 1



### 10.1.9 SCB0\_I2C\_CTRL (continued)

7:4 SCB0\_LOW\_PHASE\_OV

Serial I2C interface low phase oversampling factor. LOW\_PHASE\_OVS + 1 peripheral clock periods constitute the low phase of a bit period. The valid range is [7, 15] with input signal median filtering and [6, 15] without input signal median filtering.

The field is only used in master mode. In slave mode, the field is NOT used. However, there is a frequency requirement for the IP clock wrt. the regular (no stretching) interface (IF) low time to guarantee functional correct behavior. With input signal median filtering, the IF low time should be >= 8 IP clock cycles and <= 16 IP clock cycles. Without input signal median filtering, the IF low time should be >= 7 IP clock cycles and <= 16 IP clock cycles. Default Value: 8

3:0 SCB0\_HIGH\_PHASE\_OV

Serial I2C interface high phase oversampling factor. HIGH\_PHASE\_OVS + 1 peripheral clock periods constitute the high phase of a bit period. The valid range is [5, 15] with input signal median filtering and [4, 15] without input signal median filtering.

The field is only used in master mode. In slave mode, the field is NOT used. However, there is a frequency requirement for the IP clock wrt. the regular interface (IF) high time to guarantee functional correct behavior. With input signal median filtering, the IF high time should be >= 6 IP clock cycles and <= 16 IP clock cycles. Without input signal median filtering, the IF high time should be >= 5 IP clock cycles and <= 16 IP clock cycles.

Default Value: 8



# 10.1.10 SCB0\_I2C\_STATUS

I2C status register.
Address: 0x40060064
Retention: Not Retained

| Bits      | 7    | 6                   | 5               | 4               | 3      | 2          | 1  | 0                 |
|-----------|------|---------------------|-----------------|-----------------|--------|------------|----|-------------------|
| SW Access | No   | ne                  | R               | R               |        | None       |    | R                 |
| HW Access | No   | ne                  | W               | W               |        | None       |    | W                 |
| Name      | None | [7:6]               | SCB0_M_R<br>EAD | SCB0_S_R<br>EAD |        | None [3:1] |    | SCB0_BUS<br>_BUSY |
| Bits      | 15   | 14                  | 13              | 12              | 11     | 10         | 9  | 8                 |
| SW Access |      |                     |                 | F               | ?      |            |    |                   |
| HW Access |      | W                   |                 |                 |        |            |    |                   |
| Name      |      | SCB0_EZ_ADDR [15:8] |                 |                 |        |            |    |                   |
| Bits      | 23   | 22                  | 21              | 20              | 19     | 18         | 17 | 16                |
| SW Access |      |                     |                 | No              | ne     |            |    |                   |
| HW Access |      |                     |                 | No              | ne     |            |    |                   |
| Name      |      |                     |                 | None [          | 23:16] |            |    |                   |
| Bits      | 31   | 30                  | 29              | 28              | 27     | 26         | 25 | 24                |
| SW Access |      |                     |                 | No              | ne     |            |    |                   |
| HW Access |      | None                |                 |                 |        |            |    |                   |
| Name      |      | None [31:24]        |                 |                 |        |            |    |                   |

| Bits   | Name         | Description                                                                                                                                                                                                                     |
|--------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 : 8 | SCB0_EZ_ADDR | I2C slave EZ address. This field is only reliable in internally clocked mode. In externally clocked mode the field may be unreliable, as clock domain synchronization is not performed in the design.  Default Value: Undefined |
| 5      | SCB0_M_READ  | I2C master read transfer ('1') or I2C master write transfer ('0'). When the I2C master is inactive/idle or transmitting START, REPEATED START, STOP or an address, this field is '0". Default Value: 0                          |
| 4      | SCB0_S_READ  | I2C slave read transfer ('1') or I2C slave write transfer ('0'). When the I2C slave is inactive/idle or receiving START, REPEATED START, STOP or an address, this field is '0". Default Value: 0                                |



### 10.1.10 SCB0\_I2C\_STATUS (continued)

0 SCB0\_BUS\_BUSY

I2C bus is busy. The bus is considered busy ('1'), from the time a START is detected or from the time the SCL line is '0'. The bus is considered idle ('0'), from the time a STOP is detected. If the IP is disabled, BUS\_BUSY is '0'. After enabling the IP, it takes time for the BUS\_BUSY to detect a busy bus. This time is the maximum high time of the SCL line. For a 100 kHz interface frequency, this maximum high time may last roughly 5 us (half a bit period).

For single master systems, BUS\_BUSY does not have to be used to detect an idle bus before a master starts a transfer using I2C\_M\_CMD.M\_START (no bus collisions).

For multi-master systems, BUS\_BUSY can be used to detect an idle bus before a master starts a transfer using I2C\_M\_CMD.M\_START\_ON\_IDLE (to prevent bus collisions). Default Value: 0



# 10.1.11 SCB0\_I2C\_M\_CMD

I2C master command register.

Address: 0x40060068
Retention: Not Retained

| Bits      | 7           | 6          | 5  | 4               | 3               | 2              | 1                            | 0                |
|-----------|-------------|------------|----|-----------------|-----------------|----------------|------------------------------|------------------|
| SW Access |             | None       |    | RW              | RW              | RW             | RW                           | RW               |
| HW Access |             | None       |    | RW1C            | RW1C            | RW1C           | RW1C                         | RW1C             |
| Name      |             | None [7:5] |    | SCB0_M_S<br>TOP | SCB0_M_N<br>ACK | SCB0_M_A<br>CK | SCB0_M_S<br>TART_ON_I<br>DLE | SCB0_M_S<br>TART |
| Bits      | 15          | 14         | 13 | 12              | 11              | 10             | 9                            | 8                |
| SW Access |             |            |    | No              | ne              |                |                              |                  |
| HW Access | None        |            |    |                 |                 |                |                              |                  |
| Name      | None [15:8] |            |    |                 |                 |                |                              |                  |
| Bits      | 23          | 22         | 21 | 20              | 19              | 18             | 17                           | 16               |
| SW Access |             |            |    | No              | ne              |                |                              |                  |
| HW Access |             |            |    | No              | ne              |                |                              |                  |
| Name      |             |            |    | None            | [23:16]         |                |                              |                  |
| Bits      | 31          | 30         | 29 | 28              | 27              | 26             | 25                           | 24               |
| SW Access |             |            |    | No              | ne              |                |                              |                  |
| HW Access |             |            |    | No              | one             |                |                              |                  |
| Name      |             |            |    | None            | [31:24]         |                |                              |                  |

| Bits | Name        | Description                                                                                                                                                                                                                                                                                             |
|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4    | SCB0_M_STOP | When '1', attempt to transmit a STOP. When this action is performed, the hardware sets this field to '0'. This command has a higher priority than I2C_M_CMD.M_START: in situations where both a STOP and a REPEATED START could be transmitted, M_STOP takes precedence over M_START.  Default Value: 0 |
| 3    | SCB0_M_NACK | When '1', attempt to transmit a negative acknowledgement (NACK). When this action is performed, the hardware sets this field to '0'.  Default Value: 0                                                                                                                                                  |
| 2    | SCB0_M_ACK  | When '1', attempt to transmit an acknowledgement (ACK). When this action is performed, the hardware sets this field to '0'.  Default Value: 0                                                                                                                                                           |



### 10.1.11 SCB0\_I2C\_M\_CMD (continued)

1 SCB0\_M\_START\_ON\_ID

LE

When '1', transmit a START as soon as the bus is idle (I2C\_STATUS.BUS\_BUSY is '0', note that BUSY has a default value of '0'). For bus idle detection the hardware relies on STOP detection. As a result, bus idle detection is only functional after at least one I2C bus transfer has been detected on the bus (default/reset value of BUSY is '0') . A START is only transmitted when the master state machine is in the default state. When this action is performed, the hardware sets this field to '0'.

Default Value: 0

0 SCB0\_M\_START

When '1', transmit a START or REPEATED START. Whether a START or REPEATED START is transmitted depends on the state of the master state machine. A START is only transmitted when the master state machine is in the default state. A REPEATED START is transmitted when the master state machine is not in the default state, but is working on an ongoing transaction. The REPEATED START can only be transmitted after a NACK or ACK has been received for a transmitted data element or after a NACK has been transmitted for a received data element.

When this action is performed, the hardware sets this field to '0'.

Default Value: 0



# 10.1.12 SCB0\_I2C\_S\_CMD

I2C slave command register.

Address: 0x4006006C Retention: Not Retained

| Bits      | 7  | 7 6 5 4 3 2       |      |       |         |    |                 |                |
|-----------|----|-------------------|------|-------|---------|----|-----------------|----------------|
| SW Access |    |                   | No   | ne    |         |    | RW              | RW             |
| HW Access |    |                   | No   | ne    |         |    | RW1C            | RW1C           |
| Name      |    |                   | None | [7:2] |         |    | SCB0_S_N<br>ACK | SCB0_S_A<br>CK |
| Bits      | 15 | 15 14 13 12 11 10 |      |       |         |    | 9               | 8              |
| SW Access |    | None              |      |       |         |    |                 |                |
| HW Access |    | None              |      |       |         |    |                 |                |
| Name      |    |                   |      | None  | [15:8]  |    |                 |                |
| Bits      | 23 | 22                | 21   | 20    | 19      | 18 | 17              | 16             |
| SW Access |    |                   |      | No    | ne      |    | '               |                |
| HW Access |    |                   |      | No    | one     |    |                 |                |
| Name      |    |                   |      | None  | [23:16] |    |                 |                |
| Bits      | 31 | 30                | 29   | 28    | 27      | 26 | 25              | 24             |
| SW Access |    |                   |      | No    | ne      |    |                 |                |
| HW Access |    |                   |      | No    | one     |    |                 |                |
| Name      |    |                   |      | None  | [31:24] |    |                 |                |

| Bits | Name        | Description                                                                                                                                                                                                                                                                                                                                                |
|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | SCB0_S_NACK | When '1', attempt to transmit a negative acknowledgement (NACK). When this action is performed, the hardware sets this field to '0'. In EZ mode, this field should be set to '0' (it is only to be used in non EZ mode). This command has a higher priority than I2C_S_CMD.S_ACK, I2C_CTRL.S_READY_ADDR_ACK or I2C_CTRL.S_READY_DATA_ACK. Default Value: 0 |
| 0    | SCB0_S_ACK  | When '1', attempt to transmit an acknowledgement (ACK). When this action is performed, the hardware sets this field to '0'. In EZ mode, this field should be set to '0' (it is only to be used in non EZ mode).  Default Value: 0                                                                                                                          |



# 10.1.13 SCB0\_I2C\_CFG

I2C configuration register.
Address: 0x40060070
Retention: Retained

| Bits      | 7            | 6                 | 5    | 4                | 3                                  | 2                            | 1                               | 0                    |
|-----------|--------------|-------------------|------|------------------|------------------------------------|------------------------------|---------------------------------|----------------------|
| SW Access | R            | W                 | R    | RW               |                                    | W                            | RW                              |                      |
| HW Access | F            | ₹                 | F    | ₹                | F                                  | ₹                            | F                               | ₹                    |
| Name      |              | _FILT_TRIM<br>:6] |      | _FILT_HYS<br>:4] |                                    | _FILT_TRIM<br>:2]            | SCB0_SDA_FILT_HYS<br>[1:0]      |                      |
| Bits      | 15           | 14                | 13   | 12               | 11                                 | 10                           | 9                               | 8                    |
| SW Access |              | No                | ne   |                  | R                                  | W                            | R                               | W                    |
| HW Access |              | No                | one  |                  | F                                  | २                            | R                               |                      |
| Name      | None [15:12] |                   |      |                  | SCB0_SDA_FILT_OUT_T<br>RIM [11:10] |                              | SCB0_SDA_FILT_OUT_H<br>YS [9:8] |                      |
| Bits      | 23           | 22                | 21   | 20               | 19                                 | 18                           | 17                              | 16                   |
| SW Access |              |                   | No   | ne               |                                    |                              | RW                              | RW                   |
| HW Access |              |                   | No   | one              |                                    |                              | R                               | R                    |
| Name      |              |                   | None | [23:18]          |                                    |                              | SCB0_SDA<br>_FILT_ENA<br>BLED   | SCB0_SDA<br>_FILT_HS |
| Bits      | 31           | 30                | 29   | 28               | 27                                 | 26                           | 25                              | 24                   |
| SW Access |              | No                | one  |                  | RW                                 | RW                           | RW                              | RW                   |
| HW Access |              | No                | one  |                  | R                                  | R                            | R                               | R                    |
| Name      | None [31:28] |                   |      |                  | SCB0_SDA<br>_FILT_OUT<br>_ENABLED  | SCB0_SDA<br>_FILT_OUT<br>_HS | SCB0_SCL<br>_FILT_ENA<br>BLED   | SCB0_SCL<br>_FILT_HS |

| В | its | Name                          | Description                                                         |
|---|-----|-------------------------------|---------------------------------------------------------------------|
| 2 | 7   | SCB0_SDA_FILT_OUT_E<br>NABLED | I2C SDA output delay filter enabled.<br>Default Value: 0            |
| 2 | 6   | SCB0_SDA_FILT_OUT_H<br>S      | When '0': 50 ns filter. When '1': 10 ns filter. Default Value: 0    |
| 2 | 5   | SCB0_SCL_FILT_ENABL<br>ED     | I2C SCL filter enabled.<br>Default Value: 1                         |
| 2 | 4   | SCB0_SCL_FILT_HS              | When '0': 50 ns filter. When '1': 10 ns filter. Default Value: 0 $$ |
| 1 | 7   | SCB0_SDA_FILT_ENABL<br>ED     | I2C SDA filter enabled.<br>Default Value: 1                         |
| 1 | 6   | SCB0_SDA_FILT_HS              | When '0': 50 ns filter. When '1': 10 ns filter. Default Value: 0    |



### 10.1.13 SCB0\_I2C\_CFG (continued)

| 11 : 10 | SCB0_SDA_FILT_OUT_T<br>RIM | Trim bits for the I2C SDA filter in the SDA output path (for SCL to SDA hold delay). Default Value: $\bf 3$ |
|---------|----------------------------|-------------------------------------------------------------------------------------------------------------|
| 9:8     | SCB0_SDA_FILT_OUT_H<br>YS  | Trim bits for the I2C SDA filter in the SDA output path (for SCL to SDA hold delay). Default Value: $\bf 2$ |
| 7:6     | SCB0_SCL_FILT_TRIM         | Trim bits for the I2C SCL filter. Default Value: 2                                                          |
| 5:4     | SCB0_SCL_FILT_HYS          | Trim bits for the I2C SCL filter. Default Value: 2                                                          |
| 3:2     | SCB0_SDA_FILT_TRIM         | Trim bits for the I2C SDA filter. Default Value: 2                                                          |
| 1:0     | SCB0_SDA_FILT_HYS          | Trim bits for the I2C SDA filter. Default Value: 2                                                          |



# 10.1.14 SCB0\_TX\_CTRL

Transmitter control register.

Address: 0x40060200 Retention: Retained

| Bits      | 7                | 6                   | 5       | 4    | 3            | 2         | 1            | 0        |  |  |
|-----------|------------------|---------------------|---------|------|--------------|-----------|--------------|----------|--|--|
| SW Access |                  | No                  | one     |      | RW           |           |              |          |  |  |
| HW Access | Ï                | No                  | one     |      |              | ı         | ₹            |          |  |  |
| Name      |                  | None                | e [7:4] |      |              | SCB0_DATA | _WIDTH [3:0] |          |  |  |
| Bits      | 15               | 15 14 13 12 11 10 9 |         |      |              |           |              |          |  |  |
| SW Access | ii ii            |                     |         | None |              |           |              | RW       |  |  |
| HW Access | Ï                |                     |         | None |              |           |              | R        |  |  |
| Name      |                  | None [15:9] SCB0FI  |         |      |              |           |              |          |  |  |
| Bits      | 23               | 22                  | 21      | 20   | 19           | 18        | 17           | 16       |  |  |
| SW Access |                  |                     |         | No   | one          |           |              |          |  |  |
| HW Access |                  |                     |         | No   | one          |           |              |          |  |  |
| Name      |                  |                     |         | None | [23:16]      |           |              |          |  |  |
| Bits      | 31               | 30                  | 29      | 28   | 27           | 26        | 25           | 24       |  |  |
| SW Access | RW               |                     |         |      | None         |           |              | <u>.</u> |  |  |
| HW Access | R                |                     |         |      | None         |           |              |          |  |  |
| Name      | SCB0_ENA<br>BLED |                     |         |      | None [30:24] |           |              |          |  |  |

| Bits | Name            | Description                                                                                                                                                                                                                                                                     |
|------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | SCB0_ENABLED    | Transmitter enabled. The transmitter should be enabled for all protocols that transmit data (from either the EZ memory or from the TX FIFO). If not enabled, the protocol may not function as it does not get data to transmit.  Default Value: 0                               |
| 8    | SCB0_MSB_FIRST  | Least significant bit first ('0') or most significant bit first ('1'). For I2C, this field should be '1'. Default Value: 1                                                                                                                                                      |
| 3:0  | SCB0_DATA_WIDTH | Dataframe width. DATA_WIDTH + 1 is the amount of bits in a transmitted data frame. This number does not include start, parity and stop bits. For UART mode, the valid range is [3, 8]. For SPI, the valid range is [3, 15]. For I2C the only valid value is 7. Default Value: 7 |



# 10.1.15 SCB0\_TX\_FIFO\_CTRL

Transmitter FIFO control register.

Address: 0x40060204 Retention: Retained

| Bits      | 7                      | 6                  | 5      | 4       | 3       | 2  | 1               | 0              |  |  |  |
|-----------|------------------------|--------------------|--------|---------|---------|----|-----------------|----------------|--|--|--|
| SW Access |                        |                    | RW     |         |         |    |                 |                |  |  |  |
| HW Access |                        |                    | R      |         |         |    |                 |                |  |  |  |
| Name      |                        | None [7:3] SCB0_TF |        |         |         |    |                 |                |  |  |  |
| Bits      | Bits 15 14 13 12 11 10 |                    |        |         |         |    |                 | 8              |  |  |  |
| SW Access |                        | None               |        |         |         |    |                 |                |  |  |  |
| HW Access |                        |                    |        | No      | one     |    |                 |                |  |  |  |
| Name      |                        |                    |        | None    | [15:8]  |    |                 |                |  |  |  |
| Bits      | 23                     | 18                 | 17     | 16      |         |    |                 |                |  |  |  |
| SW Access |                        |                    | No     | ne      |         |    | RW              | RW             |  |  |  |
| HW Access |                        |                    | No     | ne      |         |    | R               | R              |  |  |  |
| Name      |                        |                    | None [ | [23:18] |         |    | SCB0_FRE<br>EZE | SCB0_CLE<br>AR |  |  |  |
| Bits      | 31                     | 30                 | 29     | 28      | 27      | 26 | 25              | 24             |  |  |  |
| SW Access |                        |                    |        | No      | one     |    |                 |                |  |  |  |
| HW Access |                        |                    |        | No      | one     |    |                 |                |  |  |  |
| Name      |                        |                    |        | None    | [31:24] |    |                 |                |  |  |  |

| Bits | Name               | Description                                                                                                                                                                                                                                                                                                                                                                                                  |
|------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17   | SCB0_FREEZE        | When '1', hardware reads from the transmitter FIFO do not remove FIFO entries. Freeze will not advance the TX FIFO read pointer.  Default Value: 0                                                                                                                                                                                                                                                           |
| 16   | SCB0_CLEAR         | When '1', the transmitter FIFO and transmitter shift register are cleared/invalidated. Invalidation will last for as long as this field is '1'. If a quick clear/invalidation is required, the field should be set to '1' and be followed by a set to '0'. If a clear/invalidation is required for an extended time period, the field should be set to '1' during the complete time period. Default Value: 0 |
| 2:0  | SCB0_TRIGGER_LEVEL | Trigger level. When the transmitter FIFO has less entries than the amount of this field, a transmitter trigger event is generated.  Default Value: 0                                                                                                                                                                                                                                                         |



# 10.1.16 SCB0\_TX\_FIFO\_STATUS

Transmitter FIFO status register.

Address: 0x40060208 Retention: Not Retained

| Bits      | 7                 | 6          | 5            | 4  | 3    | 2                   | 1         | 0  |  |
|-----------|-------------------|------------|--------------|----|------|---------------------|-----------|----|--|
| SW Access |                   | No         | R            |    |      |                     |           |    |  |
| HW Access |                   | No         | W            |    |      |                     |           |    |  |
| Name      |                   | None [7:4] |              |    |      |                     | SED [3:0] |    |  |
| Bits      | 15                | 14         | 13           | 12 | 11   | 10                  | 9         | 8  |  |
| SW Access | R                 |            | '            |    | None |                     |           |    |  |
| HW Access | W                 |            |              |    | None |                     |           |    |  |
| Name      | SCB0_SR_<br>VALID |            |              |    |      |                     |           |    |  |
| Bits      | 23                | 22         | 21           | 20 | 19   | 18                  | 17        | 16 |  |
| SW Access |                   |            | None         |    |      | R                   |           |    |  |
| HW Access |                   |            | None         |    |      | W                   |           |    |  |
| Name      |                   |            | None [23:19] |    |      | SCB0_RD_PTR [18:16] |           |    |  |
| Bits      | 31                | 30         | 29           | 28 | 27   | 26                  | 25        | 24 |  |
| SW Access | 1                 |            | None         |    |      |                     | R         |    |  |
| HW Access |                   |            | None         |    |      |                     | W         |    |  |
| Name      | 1                 |            | None [31:27] |    |      | SCB0_WR_PTR [26:24] |           |    |  |

| Bits    | Name          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 26 : 24 | SCB0_WR_PTR   | FIFO write pointer: FIFO location at which a new data frame is written. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 18 : 16 | SCB0_RD_PTR   | FIFO read pointer: FIFO location from which a data frame is read by the hardware. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 15      | SCB0_SR_VALID | Indicates whether the TX shift registers holds a valid data frame ('1') or not ('0'). The shift register can be considered the top of the TX FIFO (the data frame is not included in the USED field of the TX FIFO). The shift register is a working register and holds the data frame that is currently transmitted (when the protocol state machine is transmitting a data frame) or the data frame that is transmitted next (when the protocol state machine is not transmitting a data frame). Default Value: 0 |
| 3:0     | SCB0_USED     | Amount of enties in the transmitter FIFO. The value of this field ranges from 0 to 8. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                              |



# 10.1.17 SCB0\_TX\_FIFO\_WR

Transmitter FIFO write register.

Address: 0x40060240
Retention: Not Retained

| Bits      | 7                       | 6               | 5  | 4       | 3          | 2  | 1  | 0  |  |  |  |
|-----------|-------------------------|-----------------|----|---------|------------|----|----|----|--|--|--|
| SW Access |                         | W               |    |         |            |    |    |    |  |  |  |
| HW Access |                         |                 |    | F       | ₹          |    |    |    |  |  |  |
| Name      |                         | SCB0_DATA [7:0] |    |         |            |    |    |    |  |  |  |
| Bits      | 15                      | 14              | 13 | 12      | 11         | 10 | 9  | 8  |  |  |  |
| SW Access |                         |                 |    | V       | V          |    |    |    |  |  |  |
| HW Access | R                       |                 |    |         |            |    |    |    |  |  |  |
| Name      |                         |                 |    | SCB0_D/ | ATA [15:8] |    |    |    |  |  |  |
| Bits      | 23 22 21 20 19 18 17 16 |                 |    |         |            |    |    |    |  |  |  |
| SW Access |                         |                 |    | No      | ne         |    |    |    |  |  |  |
| HW Access |                         |                 |    | No      | one        |    |    |    |  |  |  |
| Name      |                         |                 |    | None    | [23:16]    |    |    |    |  |  |  |
| Bits      | 31                      | 30              | 29 | 28      | 27         | 26 | 25 | 24 |  |  |  |
| SW Access |                         |                 |    | No      | one        |    |    |    |  |  |  |
| HW Access |                         |                 |    | No      | one        |    |    |    |  |  |  |
| Name      |                         |                 |    | None    | [31:24]    |    |    |    |  |  |  |

| Bits | Name      | Description                                                                                                     |
|------|-----------|-----------------------------------------------------------------------------------------------------------------|
| 15:0 | SCB0_DATA | Data frame written into the transmitter FIFO. Behavior is similar to that of a PUSH operation. Default Value: 0 |



# 10.1.18 SCB0\_RX\_CTRL

Receiver control register.
Address: 0x40060300
Retention: Retained

| Bits      | 7        | 6                     | 5               | 4                  | 3       | 2  | 1  | 0  |  |  |  |
|-----------|----------|-----------------------|-----------------|--------------------|---------|----|----|----|--|--|--|
| SW Access |          | None R\               |                 |                    |         |    |    |    |  |  |  |
| HW Access |          | No                    | R               |                    |         |    |    |    |  |  |  |
| Name      |          | None [7:4] SCB0_DATA_ |                 |                    |         |    |    |    |  |  |  |
| Bits      | 15       | 14                    | 9               | 8                  |         |    |    |    |  |  |  |
| SW Access |          |                       | No              | ne                 |         |    | RW | RW |  |  |  |
| HW Access |          |                       | No              | ne                 |         |    | R  | R  |  |  |  |
| Name      |          |                       | SCB0_MED<br>IAN | SCB0_MSE<br>_FIRST |         |    |    |    |  |  |  |
| Bits      | 23       | 22                    | 21              | 20                 | 19      | 18 | 17 | 16 |  |  |  |
| SW Access |          |                       |                 | No                 | one     |    |    |    |  |  |  |
| HW Access |          |                       |                 | No                 | one     |    |    |    |  |  |  |
| Name      |          |                       |                 | None               | [23:16] |    |    |    |  |  |  |
| Bits      | 31       | 30                    | 29              | 28                 | 27      | 26 | 25 | 24 |  |  |  |
| SW Access | RW       |                       |                 |                    | None    |    |    |    |  |  |  |
| HW Access | R        |                       |                 |                    | None    |    |    |    |  |  |  |
| Name      | SCB0_ENA |                       | None [30:24]    |                    |         |    |    |    |  |  |  |

| Bits | Name            | Description                                                                                                                                                                                                                                                                                                                                       |
|------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | SCB0_ENABLED    | Receiver enabled. The receiver should be enabled for all protocols that receive data (to either the EZ memory or to the RX FIFO). If not enabled, the protocol may not function or received data may get lost.  Default Value: 0                                                                                                                  |
| 9    | SCB0_MEDIAN     | Median filter. When '1', a digital 3 taps median filter is performed on input interface lines. This filter should reduce the susceptability to errors. However, its requires higher oversampling values. For UART IrDA submode, this field should always be '1'.  Default Value: 0                                                                |
| 8    | SCB0_MSB_FIRST  | Least significant bit first ('0') or most significant bit first ('1'). For I2C, this field should be '1'. Default Value: 1                                                                                                                                                                                                                        |
| 3:0  | SCB0_DATA_WIDTH | Dataframe width. DATA_WIDTH + 1 is the expected amount of bits in received data frame. This number does not include start, parity and stop bits. For UART mode, the valid range is [3, 8]. For SPI, the valid range is [3, 15]. For I2C the only valid value is 7. In EZ mode (for both SPI and I2C), the only valid value is 7. Default Value: 7 |



# 10.1.19 SCB0\_RX\_FIFO\_CTRL

Receiver FIFO control register.

Address: 0x40060304 Retention: Retained

| Bits      | 7              | 6  | 5          | 4      | 3       | 2     | 1               | 0              |
|-----------|----------------|----|------------|--------|---------|-------|-----------------|----------------|
| SW Access |                |    | RW         |        |         |       |                 |                |
| HW Access | None None      |    |            |        |         |       |                 |                |
| Name      |                |    | None [7:3] |        |         | SCB0_ | TRIGGER_LEV     | /EL [2:0]      |
| Bits      | 15             | 14 | 13         | 12     | 11      | 10    | 9               | 8              |
| SW Access |                |    |            | No     | one     | 1     |                 |                |
| HW Access |                |    |            | No     | one     |       |                 |                |
| Name      |                |    |            | None   | [15:8]  |       |                 |                |
| Bits      | 23 22 21 20 19 |    |            |        |         |       | 17              | 16             |
| SW Access |                |    | No         | ne     |         |       | RW              | RW             |
| HW Access |                |    | No         | ne     |         |       | R               | R              |
| Name      |                |    | None [     | 23:18] |         |       | SCB0_FRE<br>EZE | SCB0_CLE<br>AR |
| Bits      | 31             | 30 | 29         | 28     | 27      | 26    | 25              | 24             |
| SW Access |                |    |            | No     | one     |       |                 |                |
| HW Access | HW Access None |    |            |        |         |       |                 |                |
| Name      |                |    |            | None   | [31:24] |       |                 |                |

| Bits | Name               | Description                                                                                                                                                                                                                                                                                                                                                                                             |
|------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17   | SCB0_FREEZE        | When '1', hardware writes to the receiver FIFO have no effect. Freeze will not advance the RX FIFO write pointer.  Default Value: 0                                                                                                                                                                                                                                                                     |
| 16   | SCB0_CLEAR         | When '1', the receiver FIFO and receiver shift register are cleared/invalidated. Invalidation will last for as long as this field is '1'. If a quick clear/invalidation is required, the field should be set to '1' and be followed by a set to '0'. If a clear/invalidation is required for an extended time period, the field should be set to '1' during the complete time period.  Default Value: 0 |
| 2:0  | SCB0_TRIGGER_LEVEL | Trigger level. When the receiver FIFO has more entries than the amount of this field, a receiver trigger event is generated.  Default Value: 7                                                                                                                                                                                                                                                          |



# 10.1.20 SCB0\_RX\_FIFO\_STATUS

Receiver FIFO status register.

Address: 0x40060308
Retention: Not Retained

| Bits      | 7                 | 6                                | 5            | 4  | 3  | 2      | 1            | 0     |  |
|-----------|-------------------|----------------------------------|--------------|----|----|--------|--------------|-------|--|
| SW Access |                   | None                             |              |    |    | R      |              |       |  |
| HW Access | İ                 | None                             |              |    |    | \      | V            |       |  |
| Name      |                   | None [7:4]                       |              |    |    | SCB0_U | SED [3:0]    |       |  |
| Bits      | 15                | 14                               | 13           | 12 | 11 | 10     | 9            | 8     |  |
| SW Access | R                 |                                  | None         |    |    |        |              |       |  |
| HW Access | W                 |                                  | None         |    |    |        |              |       |  |
| Name      | SCB0_SR_<br>VALID | None [14:8]                      |              |    |    |        |              |       |  |
| Bits      | 23                | 22                               | 21           | 20 | 19 | 18     | 17           | 16    |  |
| SW Access |                   |                                  | None         |    |    | R      |              |       |  |
| HW Access | İ                 |                                  | None         |    |    |        | W            |       |  |
| Name      |                   |                                  | None [23:19] |    |    | SCE    | 30_RD_PTR [1 | 8:16] |  |
| Bits      | 31                | 30                               | 29           | 28 | 27 | 26     | 25           | 24    |  |
| SW Access |                   | None R                           |              |    |    |        |              |       |  |
| HW Access | 1                 |                                  | None         |    |    |        | W            |       |  |
| Name      | ii ii             | None [31:27] SCB0_WR_PTR [26:24] |              |    |    |        |              |       |  |

| Bits    | Name          | Description                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 26 : 24 | SCB0_WR_PTR   | FIFO write pointer: FIFO location at which a new data frame is written by the hardware. Default Value: 0                                                                                                                                                                                                                                                                                                           |
| 18 : 16 | SCB0_RD_PTR   | FIFO read pointer: FIFO location from which a data frame is read.  Default Value: 0                                                                                                                                                                                                                                                                                                                                |
| 15      | SCB0_SR_VALID | Indicates whether the RX shift registers holds a (partial) valid data frame ('1') or not ('0'). The shift register can be considered the bottom of the RX FIFO (the data frame is not included in the USED field of the RX FIFO). The shift register is a working register and holds the data frame that is currently being received (when the protocol state machine is receiving a data frame). Default Value: 0 |
| 3:0     | SCB0_USED     | Amount of enties in the receiver FIFO. The value of this field ranges from 0 to 8. Default Value: 0                                                                                                                                                                                                                                                                                                                |



# 10.1.21 SCB0\_RX\_MATCH

Slave address and mask register.

Address: 0x40060310 Retention: Retained

| Bits      | 7           | 6            | 5  | 4       | 3          | 2  | 1  | 0  |
|-----------|-------------|--------------|----|---------|------------|----|----|----|
| SW Access |             |              |    | R       | W          |    |    |    |
| HW Access |             |              |    | F       | ₹          |    |    |    |
| Name      |             |              |    | SCB0_A  | DDR [7:0]  |    |    |    |
| Bits      | 15          | 14           | 13 | 12      | 11         | 10 | 9  | 8  |
| SW Access |             | None         |    |         |            |    |    |    |
| HW Access |             | None         |    |         |            |    |    |    |
| Name      | None [15:8] |              |    |         |            |    |    |    |
| Bits      | 23          | 22           | 21 | 20      | 19         | 18 | 17 | 16 |
| SW Access |             |              |    | R       | W          |    |    |    |
| HW Access |             |              |    | F       | ₹          |    |    |    |
| Name      |             |              |    | SCB0_MA | SK [23:16] |    |    |    |
| Bits      | 31          | 30           | 29 | 28      | 27         | 26 | 25 | 24 |
| SW Access |             |              |    | No      | ne         |    |    |    |
| HW Access |             | None         |    |         |            |    |    |    |
| Name      |             | None [31:24] |    |         |            |    |    |    |

| Bits    | Name      | Description                                                                                                                                                                                                                                                                                                                                                      |
|---------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23 : 16 | SCB0_MASK | Slave device address mask. This field is a 8 bit mask that specifies which of the ADDR field bits in the SCB0_RX_MATCH_ADDR register take part in the matching of the slave address: MATCH = ((ADDR & MASK) == ("slave address" & MASK)). Default Value: 0                                                                                                       |
| 7:0     | SCB0_ADDR | Slave device address. For UART multi-processor moden all eight bits a reused. For I2C, bit 0 of the register is not used. This reflects the organization of the first transmitted byte in a I2C transfer: the first 7 bits represent the address of the addressed slave, and the next 1 bit is a read/write indicator ('0': write, '1': read).  Default Value: 0 |



### 10.1.22 SCB0\_RX\_FIFO\_RD

Receiver FIFO read register.

Address: 0x40060340 Retention: Not Retained

| Bits      | 7                | 6               | 5  | 4      | 3       | 2  | 1  | 0  |
|-----------|------------------|-----------------|----|--------|---------|----|----|----|
| SW Access |                  |                 |    | F      | ?       |    |    |    |
| HW Access |                  |                 |    | V      | V       |    |    |    |
| Name      |                  | SCB0_DATA [7:0] |    |        |         |    |    |    |
| Bits      | 15               | 14              | 13 | 12     | 11      | 10 | 9  | 8  |
| SW Access |                  | R               |    |        |         |    |    |    |
| HW Access |                  | W               |    |        |         |    |    |    |
| Name      | SCB0_DATA [15:8] |                 |    |        |         |    |    |    |
| Bits      | 23               | 22              | 21 | 20     | 19      | 18 | 17 | 16 |
| SW Access |                  |                 |    | No     | ne      |    |    |    |
| HW Access |                  |                 |    | No     | ne      |    |    |    |
| Name      |                  |                 |    | None [ | [23:16] |    |    |    |
| Bits      | 31               | 30              | 29 | 28     | 27      | 26 | 25 | 24 |
| SW Access |                  |                 |    | No     | ne      |    |    |    |
| HW Access |                  | None            |    |        |         |    |    |    |
| Name      |                  |                 |    | None [ | 31.241  |    |    |    |

Bits Name

15:0 SCB0\_DATA

### Description

Data read from the receiver FIFO. Reading a data frame will remove the data frame from the FIFO; i.e. behavior is similar to that of a POP operation. This register has a side effect when read by software: a data frame is removed from the FIFO. This may be undesirable during debug; i.e. a read during debug should NOT have a side effect. To this end, the IP uses the AHB-Lite "hmaster[0]" input signal. When this signal is '1' in the address cycle of a bus transfer, a read transfer will not have a side effect. As a result, a read from this register will not remove a data frame from the FIFO. As a result, a read from this register behaves as a read from the SCB0\_RX\_FIFO\_RD\_SILENT register.



### 10.1.23 SCB0\_RX\_FIFO\_RD\_SILENT

Receiver FIFO read register.

Address: 0x40060344
Retention: Not Retained

| Bits      | 7                | 6    | 5  | 4      | 3         | 2  | 1  | 0  |
|-----------|------------------|------|----|--------|-----------|----|----|----|
| SW Access |                  |      |    | F      | ₹         |    |    |    |
| HW Access |                  |      |    | V      | V         |    |    |    |
| Name      |                  |      |    | SCB0_D | ATA [7:0] |    |    |    |
| Bits      | 15               | 14   | 13 | 12     | 11        | 10 | 9  | 8  |
| SW Access |                  | R    |    |        |           |    |    |    |
| HW Access |                  | W    |    |        |           |    |    |    |
| Name      | SCB0_DATA [15:8] |      |    |        |           |    |    |    |
| Bits      | 23               | 22   | 21 | 20     | 19        | 18 | 17 | 16 |
| SW Access |                  |      |    | No     | one       |    |    |    |
| HW Access |                  |      |    | No     | one       |    |    |    |
| Name      |                  |      |    | None   | [23:16]   |    |    |    |
| Bits      | 31               | 30   | 29 | 28     | 27        | 26 | 25 | 24 |
| SW Access |                  |      |    | No     | ne        |    |    |    |
| HW Access |                  | None |    |        |           |    |    |    |
| Name      |                  |      |    | None   | [31:24]   |    |    |    |

Bits Name Description

15:0 SCB0\_DATA

Data read from the receiver FIFO. Reading a data frame will NOT remove the data frame from the FIFO; i.e. behavior is similar to that of a PEEK operation.



### 10.1.24 SCB0\_EZ\_DATA

EZ memory location registers.

Address: 0x40060400 Retention: Retained

| Bits      | 7           | 6    | 5  | 4        | 3          | 2  | 1  | 0  |
|-----------|-------------|------|----|----------|------------|----|----|----|
| SW Access |             |      |    | R'       | W          |    |    |    |
| HW Access |             |      |    | R'       | W          |    |    |    |
| Name      |             |      |    | SCB0_EZ_ | DATA [7:0] |    |    |    |
| Bits      | 15          | 14   | 13 | 12       | 11         | 10 | 9  | 8  |
| SW Access |             | None |    |          |            |    |    |    |
| HW Access |             | None |    |          |            |    |    |    |
| Name      | None [15:8] |      |    |          |            |    |    |    |
| Bits      | 23          | 22   | 21 | 20       | 19         | 18 | 17 | 16 |
| SW Access |             |      |    | No       | ne         |    |    |    |
| HW Access |             |      |    | No       | ne         |    |    |    |
| Name      |             |      |    | None     | [23:16]    |    |    |    |
| Bits      | 31          | 30   | 29 | 28       | 27         | 26 | 25 | 24 |
| SW Access |             |      |    | No       | ne         |    |    |    |
| HW Access |             | None |    |          |            |    |    |    |
| Name      |             |      |    | None [   | 31:241     |    |    |    |

Bits Name Description

7:0 SCB0\_EZ\_DATA Data in EZ memory location.



# 10.1.25 SCB0\_INTR\_CAUSE

Active clocked interrupt signal register

Address: 0x40060E00 Retention: Retained

| Bits      | 7    | 6     | 5               | 4               | 3       | 2       | 1      | 0      |
|-----------|------|-------|-----------------|-----------------|---------|---------|--------|--------|
| SW Access | No   | None  |                 | R               | R       | R       | R      | R      |
| HW Access | No   | ne    | W               | W               | W       | W       | W      | W      |
| Name      | None | [7:6] | SCB0_SPI_<br>EC | SCB0_I2C_<br>EC | SCB0_RX | SCB0_TX | SCB0_S | SCB0_M |
| Bits      | 15   | 14    | 13              | 12              | 11      | 10      | 9      | 8      |
| SW Access |      |       |                 | No              | ne      |         |        |        |
| HW Access |      | None  |                 |                 |         |         |        |        |
| Name      |      |       |                 | None            | [15:8]  |         |        |        |
| Bits      | 23   | 22    | 21              | 20              | 19      | 18      | 17     | 16     |
| SW Access |      |       | '               | No              | ne      |         |        |        |
| HW Access |      |       |                 | No              | ne      |         |        |        |
| Name      |      |       |                 | None            | [23:16] |         |        |        |
| Bits      | 31   | 30    | 29              | 28              | 27      | 26      | 25     | 24     |
| SW Access |      | None  |                 |                 |         |         |        |        |
| HW Access |      | None  |                 |                 |         |         |        |        |
| Name      |      |       |                 | None            | [31:24] |         |        |        |

| Bits | Name        | Description                                                                                             |
|------|-------------|---------------------------------------------------------------------------------------------------------|
| 5    | SCB0_SPI_EC | Externally clocked SPI interrupt active ("interrupt_spi_ec"): INTR_SPI_EC_MASKED != 0. Default Value: 0 |
| 4    | SCB0_I2C_EC | Externally clock I2C interrupt active ("interrupt_i2c_ec"): INTR_I2C_EC_MASKED != 0. Default Value: 0   |
| 3    | SCB0_RX     | Receiver interrupt active ("interrupt_rx"): INTR_RX_MASKED != 0. Default Value: 0                       |
| 2    | SCB0_TX     | Transmitter interrupt active ("interrupt_tx"): INTR_TX_MASKED != 0. Default Value: 0                    |
| 1    | SCB0_S      | Slave interrupt active ("interrupt_slave"): INTR_S_MASKED != 0. Default Value: 0                        |
| 0    | SCB0_M      | Master interrupt active ("interrupt_master"): INTR_M_MASKED != 0. Default Value: 0                      |



# 10.1.26 SCB0\_INTR\_I2C\_EC

Externally clocked I2C interrupt request register

Address: 0x40060E80 Retention: Not Retained

| Bits      | 7  | 6           | 5    | 4    | 3       | 2    | 1    | 0                |
|-----------|----|-------------|------|------|---------|------|------|------------------|
| SW Access |    |             | None |      | RW1C    | RW1C | RW1C |                  |
| HW Access |    |             | None |      |         | А    | А    | А                |
| Name      |    |             |      |      |         |      |      | SCB0_WAK<br>E_UP |
| Bits      | 15 | 14          | 13   | 12   | 11      | 10   | 9    | 8                |
| SW Access |    | None        |      |      |         |      |      |                  |
| HW Access |    | None        |      |      |         |      |      |                  |
| Name      |    | None [15:8] |      |      |         |      |      |                  |
| Bits      | 23 | 22          | 21   | 20   | 19      | 18   | 17   | 16               |
| SW Access |    |             |      | No   | ne      |      |      |                  |
| HW Access |    |             |      | No   | ne      |      |      |                  |
| Name      |    |             |      | None | [23:16] |      |      |                  |
| Bits      | 31 | 30          | 29   | 28   | 27      | 26   | 25   | 24               |
| SW Access |    |             |      | No   | ne      |      |      |                  |
| HW Access |    | None        |      |      |         |      |      |                  |
| Name      |    |             |      | None | [31:24] |      |      |                  |

| Bits | Name               | Description                                                                                                                                                                                                                                                                                                                                                                                              |
|------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2    | SCB0_EZ_WRITE_STOP | STOP detection after a write transfer occurred (only available in EZ mode). Active on detected STOP. Only generated when a write transfer to the EZ memory occurred between the STOP and the preceding START (note that multiple REPEATED STARTs may have happened in between the START and STOP). If a write transfer only modified the EZ address, and not the EZ memory, this event is NOT generated. |
|      |                    | Only used in EZ mode and when EC_OP is '1'. Default Value: 0                                                                                                                                                                                                                                                                                                                                             |
| 1    | SCB0_EZ_STOP       | STOP detection (only available in EZ mode). Active on detected STOP.                                                                                                                                                                                                                                                                                                                                     |
|      |                    | Only used in EZ mode and when EC_OP is '1'. Default Value: 0                                                                                                                                                                                                                                                                                                                                             |
| 0    | SCB0_WAKE_UP       | Wake up request. Active on incoming slave request (with address match).                                                                                                                                                                                                                                                                                                                                  |
|      |                    | Only used when EC_AM is '1'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                            |



# 10.1.27 SCB0\_INTR\_I2C\_EC\_MASK

Externally clocked I2C interrupt mask register

Address: 0x40060E88 Retention: Retained

| Bits      | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 6    | 5  | 4  | 3  | 2                | 1  | 0  |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----|----|----|------------------|----|----|
| SW Access | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |    |    | RW | RW               | RW |    |
| HW Access |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | None |    |    |    | R                | R  | R  |
| Name      | None [7:3]   SCB0_EZ_ WRITE_ST OP   SCB0_EZ_ STOP   SCB0_EZ_ S |      |    |    |    | SCB0_WAK<br>E_UP |    |    |
| Bits      | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 14   | 13 | 12 | 11 | 10               | 9  | 8  |
| SW Access | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |    |    |    |                  |    |    |
| HW Access | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |    |    |    |                  |    |    |
| Name      | None [15:8]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |      |    |    |    |                  |    |    |
| Bits      | 23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 22   | 21 | 20 | 19 | 18               | 17 | 16 |
| SW Access | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |    |    |    |                  |    |    |
| HW Access | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |    |    |    |                  |    |    |
| Name      | None [23:16]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      |    |    |    |                  |    |    |
| Bits      | 31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 30   | 29 | 28 | 27 | 26               | 25 | 24 |
| SW Access | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |    |    |    |                  |    |    |
| HW Access | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |    |    |    |                  |    |    |
| Name      | None [31:24]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      |    |    |    |                  |    |    |

| Bits | Name               | Description                                                                    |
|------|--------------------|--------------------------------------------------------------------------------|
| 2    | SCB0_EZ_WRITE_STOP | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 1    | SCB0_EZ_STOP       | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 0    | SCB0_WAKE_UP       | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |



# 10.1.28 SCB0\_INTR\_I2C\_EC\_MASKED

Externally clocked I2C interrupt masked register

Address: 0x40060E8C Retention: Retained

| Bits      | 7            | 6    | 5  | 4  | 3                | 2  | 1  | 0  |
|-----------|--------------|------|----|----|------------------|----|----|----|
| SW Access | None         |      |    |    | R                | R  | R  |    |
| HW Access |              | None |    |    |                  | W  | W  | W  |
| Name      |              |      |    |    | SCB0_WAK<br>E_UP |    |    |    |
| Bits      | 15           | 14   | 13 | 12 | 11               | 10 | 9  | 8  |
| SW Access | None         |      |    |    |                  |    |    |    |
| HW Access | None         |      |    |    |                  |    |    |    |
| Name      | None [15:8]  |      |    |    |                  |    |    |    |
| Bits      | 23           | 22   | 21 | 20 | 19               | 18 | 17 | 16 |
| SW Access | None         |      |    |    |                  |    |    |    |
| HW Access | None         |      |    |    |                  |    |    |    |
| Name      | None [23:16] |      |    |    |                  |    |    |    |
| Bits      | 31           | 30   | 29 | 28 | 27               | 26 | 25 | 24 |
| SW Access | None         |      |    |    |                  |    |    |    |
| HW Access | None         |      |    |    |                  |    |    |    |
| Name      | None [31:24] |      |    |    |                  |    |    |    |

| Bits | Name               | Description                                                          |
|------|--------------------|----------------------------------------------------------------------|
| 2    | SCB0_EZ_WRITE_STOP | Logical and of corresponding request and mask bits. Default Value: 0 |
| 1    | SCB0_EZ_STOP       | Logical and of corresponding request and mask bits. Default Value: 0 |
| 0    | SCB0_WAKE_UP       | Logical and of corresponding request and mask bits. Default Value: 0 |



## 10.1.29 SCB0\_INTR\_SPI\_EC

Externally clocked SPI interrupt request register

Address: 0x40060EC0 Retention: Not Retained

| Bits      | 7  | 6                                         | 5    | 4    | 3       | 2    | 1    | 0    |  |  |
|-----------|----|-------------------------------------------|------|------|---------|------|------|------|--|--|
| SW Access |    |                                           | None |      |         | RW1C | RW1C | RW1C |  |  |
| HW Access |    |                                           | None |      |         | А    | А    | А    |  |  |
| Name      |    | None [7:3] SCB0_EZ_ WRITE_ST OP SCOP STOP |      |      |         |      |      |      |  |  |
| Bits      | 15 | 14                                        | 13   | 12   | 11      | 10   | 9    | 8    |  |  |
| SW Access |    |                                           | '    | No   | ne      | '    |      | '    |  |  |
| HW Access |    | None                                      |      |      |         |      |      |      |  |  |
| Name      |    |                                           |      | None | [15:8]  |      |      |      |  |  |
| Bits      | 23 | 22                                        | 21   | 20   | 19      | 18   | 17   | 16   |  |  |
| SW Access |    |                                           |      | No   | ne      |      |      |      |  |  |
| HW Access |    |                                           |      | No   | ne      |      |      |      |  |  |
| Name      |    |                                           |      | None | [23:16] |      |      |      |  |  |
| Bits      | 31 | 30                                        | 29   | 28   | 27      | 26   | 25   | 24   |  |  |
| SW Access |    |                                           |      | No   | ne      |      |      |      |  |  |
| HW Access |    |                                           |      | No   | ne      |      |      |      |  |  |
| Name      |    |                                           |      | None | [31:24] |      |      |      |  |  |

| Bits | Name               | Description                                                                                                                                                                                                                                                                                                                        |
|------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2    | SCB0_EZ_WRITE_STOP | STOP detection after a write transfer occurred. Active on detected STOP (deselection) when externally clocked operation is on (only available in EZ mode). If a write transfer only transferred the EZ address, this event will not be generated. This event is an indication that a EZ memory location may have changed contents. |
|      |                    | Only used in EZ mode and when EC_OP is '1'. Default Value: 0                                                                                                                                                                                                                                                                       |
| 1    | SCB0_EZ_STOP       | STOP detection. Active on detected STOP (deselection) when externally clocked operation is on (only available in EZ mode).                                                                                                                                                                                                         |
|      |                    | Only used in EZ mode and when EC_OP is '1'. Default Value: 0                                                                                                                                                                                                                                                                       |
| 0    | SCB0_WAKE_UP       | Wake up request. Active on incoming slave request when externally clocked selection is '1'.                                                                                                                                                                                                                                        |
|      |                    | Only used when EC_AM is '1'. Default Value: 0                                                                                                                                                                                                                                                                                      |



## 10.1.30 SCB0\_INTR\_SPI\_EC\_MASK

Externally clocked SPI interrupt mask register

Address: 0x40060EC8 Retention: Retained

| Bits      | 7  | 6        | 5          | 4    | 3       | 2                          | 1                | 0                |  |  |
|-----------|----|----------|------------|------|---------|----------------------------|------------------|------------------|--|--|
| SW Access |    |          | None       | RW   | RW      | RW                         |                  |                  |  |  |
| HW Access |    | None R R |            |      |         |                            |                  |                  |  |  |
| Name      |    |          | None [7:3] |      |         | SCB0_EZ_<br>WRITE_ST<br>OP | SCB0_EZ_<br>STOP | SCB0_WAK<br>E_UP |  |  |
| Bits      | 15 | 14       | 13         | 12   | 11      | 10                         | 9                | 8                |  |  |
| SW Access |    |          |            | No   | one     |                            |                  |                  |  |  |
| HW Access |    | None     |            |      |         |                            |                  |                  |  |  |
| Name      |    |          |            | None | [15:8]  |                            |                  |                  |  |  |
| Bits      | 23 | 22       | 21         | 20   | 19      | 18                         | 17               | 16               |  |  |
| SW Access |    |          |            | No   | one     |                            |                  |                  |  |  |
| HW Access |    |          |            | No   | one     |                            |                  |                  |  |  |
| Name      |    |          |            | None | [23:16] |                            |                  |                  |  |  |
| Bits      | 31 | 30       | 29         | 28   | 27      | 26                         | 25               | 24               |  |  |
| SW Access |    |          |            | No   | one     |                            |                  |                  |  |  |
| HW Access |    |          |            | No   | one     |                            |                  |                  |  |  |
| Name      |    |          |            | None | [31:24] |                            |                  |                  |  |  |

| Bits | Name               | Description                                                                    |
|------|--------------------|--------------------------------------------------------------------------------|
| 2    | SCB0_EZ_WRITE_STOP | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 1    | SCB0_EZ_STOP       | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 0    | SCB0_WAKE_UP       | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |



## 10.1.31 SCB0\_INTR\_SPI\_EC\_MASKED

Externally clocked SPI interrupt masked register

Address: 0x40060ECC Retention: Retained

| Bits      | 7  | 6                                        | 5  | 4    | 3       | 2  | 1  | 0  |  |  |
|-----------|----|------------------------------------------|----|------|---------|----|----|----|--|--|
| SW Access |    |                                          | R  | R    | R       |    |    |    |  |  |
| HW Access |    | None W W                                 |    |      |         |    |    |    |  |  |
| Name      |    | None [7:3]   SCB0_EZ_ WRITE_ST OP STOP E |    |      |         |    |    |    |  |  |
| Bits      | 15 | 14                                       | 13 | 12   | 11      | 10 | 9  | 8  |  |  |
| SW Access |    |                                          | '  | No   | ne      | '  |    |    |  |  |
| HW Access |    | None                                     |    |      |         |    |    |    |  |  |
| Name      |    |                                          |    | None | [15:8]  |    |    |    |  |  |
| Bits      | 23 | 22                                       | 21 | 20   | 19      | 18 | 17 | 16 |  |  |
| SW Access |    |                                          |    | No   | ne      |    |    |    |  |  |
| HW Access |    |                                          |    | No   | ne      |    |    |    |  |  |
| Name      |    |                                          |    | None | [23:16] |    |    |    |  |  |
| Bits      | 31 | 30                                       | 29 | 28   | 27      | 26 | 25 | 24 |  |  |
| SW Access |    |                                          |    | No   | ne      |    |    |    |  |  |
| HW Access |    |                                          |    | No   | ne      |    |    |    |  |  |
| Name      |    |                                          |    | None | [31:24] |    |    |    |  |  |

| Bits | Name               | Description                                                          |
|------|--------------------|----------------------------------------------------------------------|
| 2    | SCB0_EZ_WRITE_STOP | Logical and of corresponding request and mask bits. Default Value: 0 |
| 1    | SCB0_EZ_STOP       | Logical and of corresponding request and mask bits. Default Value: 0 |
| 0    | SCB0_WAKE_UP       | Logical and of corresponding request and mask bits. Default Value: 0 |



## 10.1.32 SCB0\_INTR\_M

Master interrupt request register.

Address: 0x40060F00 Retention: Not Retained

| Bits      | 7  | 6          | 5                 | 4                          | 3      | 2                | 1                 | 0                     |  |
|-----------|----|------------|-------------------|----------------------------|--------|------------------|-------------------|-----------------------|--|
| SW Access |    | None       |                   |                            | None   | RW1C             | RW1C              | RW1C                  |  |
| HW Access |    | None       |                   |                            | None   | RW1S             | RW1S              | RW1S                  |  |
| Name      |    | None [7:5] |                   |                            | None   | SCB0_I2C_<br>ACK | SCB0_I2C_<br>NACK | SCB0_I2C_<br>ARB_LOST |  |
| Bits      | 15 | 14         | 13                | 12                         | 11     | 10               | 9                 | 8                     |  |
| SW Access |    |            | RW1C              | RW1C                       |        |                  |                   |                       |  |
| HW Access |    | None       |                   |                            |        |                  |                   |                       |  |
| Name      |    |            | SCB0_SPI_<br>DONE | SCB0_I2C_<br>BUS_ERRO<br>R |        |                  |                   |                       |  |
| Bits      | 23 | 22         | 21                | 20                         | 19     | 18               | 17                | 16                    |  |
| SW Access |    |            |                   | No                         | ne     |                  |                   |                       |  |
| HW Access |    |            |                   | No                         | ne     |                  |                   |                       |  |
| Name      |    |            |                   | None [                     | 23:16] |                  |                   |                       |  |
| Bits      | 31 | 30         | 29                | 28                         | 27     | 26               | 25                | 24                    |  |
| SW Access |    |            |                   | No                         | ne     |                  |                   |                       |  |
| HW Access |    |            |                   | No                         | ne     |                  |                   |                       |  |
| Name      |    |            |                   | None [                     | 31:24] |                  |                   |                       |  |

| Bits | Name               | Description                                                                                                   |
|------|--------------------|---------------------------------------------------------------------------------------------------------------|
| 9    | SCB0_SPI_DONE      | SPI master transfer done event: all data frames in the transmit FIFO are sent and the transmit FIFO is empty. |
|      |                    | Only used when EC_OP is '0'. Default Value: 0                                                                 |
| 8    | SCB0_I2C_BUS_ERROR | I2C master bus error (unexpected detection of START or STOP condition).                                       |
|      |                    | Only used when EC_OP is '0'. Default Value: 0                                                                 |
| 4    | SCB0_I2C_STOP      | I2C master STOP. Set to '1', when the master has transmitted a STOP.                                          |
|      |                    | Only used when EC_OP is '0'. Default Value: 0                                                                 |



## 10.1.32 SCB0\_INTR\_M (continued)

|   |                   | ·                                                                                                                                                       |
|---|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2 | SCB0_I2C_ACK      | I2C master acknowledgement. Set to '1', when the master receives a ACK (typically after the master transmitted the slave address or TX data).           |
|   |                   | Only used when EC_OP is '0'. Default Value: 0                                                                                                           |
| 1 | SCB0_I2C_NACK     | I2C master negative acknowledgement. Set to '1', when the master receives a NACK (typically after the master transmitted the slave address or TX data). |
|   |                   | Only used when EC_OP is '0'. Default Value: 0                                                                                                           |
| 0 | SCB0_I2C_ARB_LOST | I2C master lost arbitration: the value driven by the master on the SDA line is not the same as the value observed on the SDA line.                      |
|   |                   | Only used when EC_OP is '0'. Default Value: 0                                                                                                           |



# 10.1.33 SCB0\_INTR\_M\_SET

Master interrupt set request register

Address: 0x40060F04
Retention: Not Retained

| Bits      | 7  | 6              | 5  | 4                 | 3       | 2                | 1                 | 0                          |
|-----------|----|----------------|----|-------------------|---------|------------------|-------------------|----------------------------|
| SW Access |    | None           |    | RW1S              | None    | RW1S             | RW1S              | RW1S                       |
| HW Access |    | None           |    |                   | None    | А                | А                 | А                          |
| Name      |    | None [7:5]     |    | SCB0_I2C_<br>STOP | None    | SCB0_I2C_<br>ACK | SCB0_I2C_<br>NACK | SCB0_I2C_<br>ARB_LOST      |
| Bits      | 15 | 14             | 13 | 12                | 11      | 10               | 9                 | 8                          |
| SW Access |    |                | No | one               |         |                  | RW1S              | RW1S                       |
| HW Access |    |                | No | one               |         |                  | А                 | А                          |
| Name      |    | SCBO SDI SCBO_ |    |                   |         |                  |                   | SCB0_I2C_<br>BUS_ERRO<br>R |
| Bits      | 23 | 22             | 21 | 20                | 19      | 18               | 17                | 16                         |
| SW Access |    |                |    | No                | ne      |                  |                   |                            |
| HW Access |    |                |    | No                | ne      |                  |                   |                            |
| Name      |    |                |    | None [            | [23:16] |                  |                   |                            |
| Bits      | 31 | 30             | 29 | 28                | 27      | 26               | 25                | 24                         |
| SW Access |    |                |    | No                | ne      |                  |                   |                            |
| HW Access |    |                |    | No                | ne      |                  |                   |                            |
| Name      |    |                |    | None [            | [31:24] |                  |                   |                            |

| Bits | Name               | Description                                                                              |
|------|--------------------|------------------------------------------------------------------------------------------|
| 9    | SCB0_SPI_DONE      | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0  |
| 8    | SCB0_I2C_BUS_ERROR | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0  |
| 4    | SCB0_I2C_STOP      | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0  |
| 2    | SCB0_I2C_ACK       | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0  |
| 1    | SCB0_I2C_NACK      | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0  |
| 0    | SCB0_I2C_ARB_LOST  | Write with '1' to set corresponding bit in interrupt request register.  Default Value: 0 |



## 10.1.34 SCB0\_INTR\_M\_MASK

Master interrupt mask register.

Address: 0x40060F08 Retention: Retained

| Bits      | 7  | 6                 | 5  | 4                 | 3      | 2                | 1                 | 0                          |
|-----------|----|-------------------|----|-------------------|--------|------------------|-------------------|----------------------------|
| SW Access |    | None              |    | RW                | None   | RW               | RW                | RW                         |
| HW Access |    | None              |    |                   | None   | R                | R                 | R                          |
| Name      |    | None [7:5]        |    | SCB0_I2C_<br>STOP | None   | SCB0_I2C_<br>ACK | SCB0_I2C_<br>NACK | SCB0_I2C_<br>ARB_LOST      |
| Bits      | 15 | 14                | 13 | 12                | 11     | 10               | 9                 | 8                          |
| SW Access |    |                   | No | one               |        |                  | RW                | RW                         |
| HW Access |    |                   | No | one               |        |                  | R                 | R                          |
| Name      |    | None [45:10] SCB0 |    |                   |        |                  | SCB0_SPI_<br>DONE | SCB0_I2C_<br>BUS_ERRO<br>R |
| Bits      | 23 | 22                | 21 | 20                | 19     | 18               | 17                | 16                         |
| SW Access |    |                   |    | No                | ne     |                  |                   |                            |
| HW Access |    |                   |    | No                | ne     |                  |                   |                            |
| Name      |    |                   |    | None [            | 23:16] |                  |                   |                            |
| Bits      | 31 | 30                | 29 | 28                | 27     | 26               | 25                | 24                         |
| SW Access |    |                   |    | No                | ne     | 1                |                   |                            |
| HW Access |    |                   |    | No                | ne     |                  |                   |                            |
| Name      |    |                   |    | None [            | 31:24] |                  |                   |                            |

| Bits | Name               | Description                                                                    |
|------|--------------------|--------------------------------------------------------------------------------|
| 9    | SCB0_SPI_DONE      | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 8    | SCB0_I2C_BUS_ERROR | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 4    | SCB0_I2C_STOP      | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 2    | SCB0_I2C_ACK       | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 1    | SCB0_I2C_NACK      | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 0    | SCB0_I2C_ARB_LOST  | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |



## 10.1.35 SCB0\_INTR\_M\_MASKED

Master interrupt masked request register

Address: 0x40060F0C Retention: Retained

| Bits      | 7                              | 6            | 5  | 4                          | 3       | 2                | 1                 | 0                     |
|-----------|--------------------------------|--------------|----|----------------------------|---------|------------------|-------------------|-----------------------|
| SW Access |                                | None         |    |                            | None    | R                | R                 | R                     |
| HW Access |                                | None         |    | W                          | None    | W                | W                 | W                     |
| Name      | None [7:5]                     |              |    | SCB0_I2C_<br>STOP          | None    | SCB0_I2C_<br>ACK | SCB0_I2C_<br>NACK | SCB0_I2C_<br>ARB_LOST |
| Bits      | 15                             | 14           | 13 | 12                         | 11      | 10               | 9                 | 8                     |
| SW Access |                                |              | No | one                        |         |                  | R                 | R                     |
| HW Access |                                | None         |    |                            |         | W                | W                 |                       |
| Name      | None [15:10] SCB0_SPI_<br>DONE |              |    | SCB0_I2C_<br>BUS_ERRO<br>R |         |                  |                   |                       |
| Bits      | 23                             | 22           | 21 | 20                         | 19      | 18               | 17                | 16                    |
| SW Access |                                |              |    | No                         | ne      |                  |                   |                       |
| HW Access |                                |              |    | No                         | ne      |                  |                   |                       |
| Name      |                                | None [23:16] |    |                            |         |                  |                   |                       |
| Bits      | 31                             | 30           | 29 | 28                         | 27      | 26               | 25                | 24                    |
| SW Access | None                           |              |    |                            |         |                  |                   |                       |
| HW Access |                                | None         |    |                            |         |                  |                   |                       |
| Name      |                                |              |    | None [                     | [31:24] |                  |                   |                       |

| Bits | Name               | Description                                                          |
|------|--------------------|----------------------------------------------------------------------|
| 9    | SCB0_SPI_DONE      | Logical and of corresponding request and mask bits. Default Value: 0 |
| 8    | SCB0_I2C_BUS_ERROR | Logical and of corresponding request and mask bits. Default Value: 0 |
| 4    | SCB0_I2C_STOP      | Logical and of corresponding request and mask bits. Default Value: 0 |
| 2    | SCB0_I2C_ACK       | Logical and of corresponding request and mask bits. Default Value: 0 |
| 1    | SCB0_I2C_NACK      | Logical and of corresponding request and mask bits. Default Value: 0 |
| 0    | SCB0_I2C_ARB_LOST  | Logical and of corresponding request and mask bits. Default Value: 0 |



## 10.1.36 SCB0\_INTR\_S

Slave interrupt request register.

Address: 0x40060F40
Retention: Not Retained

| Bits      | 7                    | 6                           | 5                  | 4                 | 3                           | 2                    | 1                              | 0                          |
|-----------|----------------------|-----------------------------|--------------------|-------------------|-----------------------------|----------------------|--------------------------------|----------------------------|
| SW Access | RW1C                 | RW1C                        | RW1C               | RW1C              | RW1C                        | RW1C                 | RW1C                           | RW1C                       |
| HW Access | RW1S                 | RW1S                        | RW1S               | RW1S              | RW1S                        | RW1S                 | RW1S                           | RW1S                       |
| Name      | SCB0_I2C_<br>GENERAL | SCB0_I2C_<br>ADDR_MAT<br>CH | SCB0_I2C_<br>START | SCB0_I2C_<br>STOP | SCB0_I2C_<br>WRITE_ST<br>OP | SCB0_I2C_<br>ACK     | SCB0_I2C_<br>NACK              | SCB0_I2C_<br>ARB_LOST      |
| Bits      | 15                   | 14                          | 13                 | 12                | 11                          | 10                   | 9                              | 8                          |
| SW Access |                      | None                        |                    |                   |                             | RW1C                 | RW1C                           | RW1C                       |
| HW Access |                      | None                        |                    |                   | RW1S                        | RW1S                 | RW1S                           | RW1S                       |
| Name      |                      | None [15:12]                |                    |                   | SCB0_SPI_<br>BUS_ERRO<br>R  | SCB0_SPI_<br>EZ_STOP | SCB0_SPI_<br>EZ_WRITE<br>_STOP | SCB0_I2C_<br>BUS_ERRO<br>R |
| Bits      | 23                   | 22                          | 21                 | 20                | 19                          | 18                   | 17                             | 16                         |
| SW Access |                      |                             |                    | No                | ne                          |                      |                                |                            |
| HW Access |                      |                             |                    | No                | one                         |                      |                                |                            |
| Name      |                      | None [23:16]                |                    |                   |                             |                      |                                |                            |
| Bits      | 31                   | 30                          | 29                 | 28                | 27                          | 26                   | 25                             | 24                         |
| SW Access |                      | None                        |                    |                   |                             |                      |                                |                            |
| HW Access |                      | None                        |                    |                   |                             |                      |                                |                            |
| Name      |                      |                             |                    | None              | [31:24]                     |                      |                                |                            |

| Bits | Name                    | Description                                                                                                                                 |
|------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 11   | SCB0_SPI_BUS_ERROR      | SPI slave deselected at an unexpected time in the SPI transfer. The Firmware may decide to clear the TX and RX FIFOs in case of this error. |
|      |                         | Only used when EC_OP is '0'. Default Value: 0                                                                                               |
| 10   | SCB0_SPI_EZ_STOP        | SPI slave deselected after any EZ SPI transfer occured.                                                                                     |
|      |                         | Only used when EC_OP is '0'. Default Value: 0                                                                                               |
| 9    | SCB0_SPI_EZ_WRITE_S TOP | SPI slave deselected after a write EZ SPI transfer occurred.                                                                                |
|      |                         | Only used when EC_OP is '0'. Default Value: 0                                                                                               |



## 10.1.36 SCB0\_INTR\_S (continued)

| 8 | SCB0_I2C_BUS_ERROR      | I2C slave bus error (unexpected detection of START or STOP condition). This should not occur, it represents erroneous I2C bus behaviour. In case of a bus error, the I2C slave state machine abort the ongoing transfer. The Firmware may decide to clear the TX and RX FIFOs in case of this error.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   |                         | Only used when EC_OP is '0'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 7 | SCB0_I2C_GENERAL        | I2C slave general call address received. If CTRL.ADDR_ACCEPT, the received address 0x00 (including the R/W bit) is available in the RX FIFO. In the case of externally clocked address matching (CTRL.EC_AM_MODE is '1') and internally clocked operation (CTRL.EC_OP_MODE is '0'), this field is set when the event is detected.                                                                                                                                                                                                                                                                                                                                                                                                                     |
|   |                         | Only used when EC_OP is '0'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 6 | SCB0_I2C_ADDR_MATC<br>H | I2C slave matching address received. If CTRL.ADDR_ACCEPT, the received address (including the R/W bit) is available in the RX FIFO. In the case of externally clocked address matching (CTRL.EC_AM_MODE is '1') and internally clocked operation (CTRL.EC_OP_MODE is '0'), this field is set when the event is detected.                                                                                                                                                                                                                                                                                                                                                                                                                              |
|   |                         | Only used when EC_OP is '0'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5 | SCB0_I2C_START          | I2C slave START received. Set to '1', when START or REPEATED START event is detected. In the case of externally clocked address matching (CTRL.EC_AM_MODE is '1') and internally clocked operation (CTRL.EC_OP_MODE is '0'), this field is NOT set. Instead the Firmware can rely on I2C_ADDR_MATCH and I2C_GENERAL.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|   |                         | Only used when EC_OP is '0'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 4 | SCB0_I2C_STOP           | I2C STOP event for I2C (read or write) transfer intended for this slave (address matching is performed). Set to '1', when STOP or REPEATED START event is detected. The REPEATED START event is included in this interrupt cause such that the I2C transfers seperated by a REPEATED START can be distinguished and potentially treated seperately by the Firmware. Note that the second I2C transfer may be to a different slave address.                                                                                                                                                                                                                                                                                                            |
|   |                         | Only used when EC_OP is '0'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 3 | SCB0_I2C_WRITE_STOP     | I2C STOP event for I2C write transfer intended for this slave (address matching is performed). In non EZ mode, the event is detected on any I2C write transfer intended for this slave. In EZ mode, the event is detected only on I2C write transfers that have EZ data written to the memory structure (an I2C write transfer that only communicates an EZ address, will not result in this event being detected). Set to '1', when STOP or REPEATED START event is detected. The REPEATED START event is included in this interrupt cause such that the I2C transfers seperated by a REPEATED START can be distinguished and potentially treated seperately by the Firmware. Note that the second I2C transfer may be to a different slave address. |
|   |                         | Only used when EC_OP is '0'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2 | SCB0_I2C_ACK            | I2C slave acknowledgement received. Set to '1', when the slave receives a ACK (typically after the slave transmitted TX data).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|   |                         | Only used when EC_OP is '0'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



#### 10.1.36 SCB0\_INTR\_S (continued)

1 SCB0\_I2C\_NACK I2C slave negative acknowledgement received. Set to '1', when the slave receives a NACK (typ-

ically after the slave transmitted TX data).

Only used when EC\_OP is '0'.

Default Value: 0

0 SCB0\_I2C\_ARB\_LOST I2C slave lost arbitration: the value driven on the SDA line is not the same as the value observed

on the SDA line (while the SCL line is '1'). This should not occur, it represents erroneous I2C bus behaviour. In case of lost arbitration, the I2C slave state machine abort the ongoing transfer. The

Firmware may decide to clear the TX and RX FIFOs in case of this error.

Only used when EC\_OP is '0'.

Default Value: 0



## 10.1.37 SCB0\_INTR\_S\_SET

Slave interrupt set request register.

Address: 0x40060F44
Retention: Not Retained

| Bits      | 7                    | 6                           | 5                  | 4                 | 3                           | 2                    | 1                              | 0                          |
|-----------|----------------------|-----------------------------|--------------------|-------------------|-----------------------------|----------------------|--------------------------------|----------------------------|
| SW Access | RW1S                 | RW1S                        | RW1S               | RW1S              | RW1S                        | RW1S                 | RW1S                           | RW1S                       |
| HW Access | A                    | А                           | А                  | А                 | А                           | А                    | А                              | А                          |
| Name      | SCB0_I2C_<br>GENERAL | SCB0_I2C_<br>ADDR_MAT<br>CH | SCB0_I2C_<br>START | SCB0_I2C_<br>STOP | SCB0_I2C_<br>WRITE_ST<br>OP | SCB0_I2C_<br>ACK     | SCB0_I2C_<br>NACK              | SCB0_I2C_<br>ARB_LOST      |
| Bits      | 15                   | 14                          | 13                 | 12                | 11                          | 10                   | 9                              | 8                          |
| SW Access |                      | None                        |                    |                   | RW1S                        | RW1S                 | RW1S                           | RW1S                       |
| HW Access |                      | None                        |                    |                   | А                           | А                    | А                              | А                          |
| Name      |                      | None [15:12]                |                    |                   | SCB0_SPI_<br>BUS_ERRO<br>R  | SCB0_SPI_<br>EZ_STOP | SCB0_SPI_<br>EZ_WRITE<br>_STOP | SCB0_I2C_<br>BUS_ERRO<br>R |
| Bits      | 23                   | 22                          | 21                 | 20                | 19                          | 18                   | 17                             | 16                         |
| SW Access |                      |                             |                    | No                | ne                          |                      |                                |                            |
| HW Access |                      | None                        |                    |                   |                             |                      |                                |                            |
| Name      |                      | None [23:16]                |                    |                   |                             |                      |                                |                            |
| Bits      | 31                   | 30                          | 29                 | 28                | 27                          | 26                   | 25                             | 24                         |
| SW Access |                      | None                        |                    |                   |                             |                      |                                |                            |
| HW Access |                      | None                        |                    |                   |                             |                      |                                |                            |
| Name      |                      |                             |                    | None              | [31:24]                     |                      |                                |                            |

| Bits | Name                       | Description                                                                             |
|------|----------------------------|-----------------------------------------------------------------------------------------|
| 11   | SCB0_SPI_BUS_ERROR         | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 10   | SCB0_SPI_EZ_STOP           | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 9    | SCB0_SPI_EZ_WRITE_S<br>TOP | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 8    | SCB0_I2C_BUS_ERROR         | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 7    | SCB0_I2C_GENERAL           | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 6    | SCB0_I2C_ADDR_MATC<br>H    | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |



## 10.1.37 SCB0\_INTR\_S\_SET (continued)

| 5 | SCB0_I2C_START      | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0  |
|---|---------------------|------------------------------------------------------------------------------------------|
| 4 | SCB0_I2C_STOP       | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0  |
| 3 | SCB0_I2C_WRITE_STOP | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0  |
| 2 | SCB0_I2C_ACK        | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0  |
| 1 | SCB0_I2C_NACK       | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0  |
| 0 | SCB0_I2C_ARB_LOST   | Write with '1' to set corresponding bit in interrupt request register.  Default Value: 0 |



## 10.1.38 SCB0\_INTR\_S\_MASK

Slave interrupt mask register.

Address: 0x40060F48 Retention: Retained

| Bits      | 7                    | 6                           | 5                  | 4                 | 3                           | 2                    | 1                              | 0                          |
|-----------|----------------------|-----------------------------|--------------------|-------------------|-----------------------------|----------------------|--------------------------------|----------------------------|
| SW Access | RW                   | RW                          | RW                 | RW                | RW                          | RW                   | RW                             | RW                         |
| HW Access | R                    | R                           | R                  | R                 | R                           | R                    | R                              | R                          |
| Name      | SCB0_I2C_<br>GENERAL | SCB0_I2C_<br>ADDR_MAT<br>CH | SCB0_I2C_<br>START | SCB0_I2C_<br>STOP | SCB0_I2C_<br>WRITE_ST<br>OP | SCB0_I2C_<br>ACK     | SCB0_I2C_<br>NACK              | SCB0_I2C_<br>ARB_LOST      |
| Bits      | 15                   | 14                          | 13                 | 12                | 11                          | 10                   | 9                              | 8                          |
| SW Access |                      | None                        |                    |                   | RW                          | RW                   | RW                             | RW                         |
| HW Access |                      | None                        |                    |                   | R                           | R                    | R                              | R                          |
| Name      |                      | None [15:12]                |                    |                   | SCB0_SPI_<br>BUS_ERRO<br>R  | SCB0_SPI_<br>EZ_STOP | SCB0_SPI_<br>EZ_WRITE<br>_STOP | SCB0_I2C_<br>BUS_ERRO<br>R |
| Bits      | 23                   | 22                          | 21                 | 20                | 19                          | 18                   | 17                             | 16                         |
| SW Access |                      |                             |                    | No                | ne                          |                      |                                |                            |
| HW Access |                      |                             |                    | No                | one                         |                      |                                |                            |
| Name      |                      | None [23:16]                |                    |                   |                             |                      |                                |                            |
| Bits      | 31                   | 30                          | 29                 | 28                | 27                          | 26                   | 25                             | 24                         |
| SW Access |                      | None                        |                    |                   |                             |                      |                                |                            |
| HW Access |                      | None                        |                    |                   |                             |                      |                                |                            |
| Name      |                      |                             |                    | None              | [31:24]                     |                      |                                |                            |

| Bits | Name                       | Description                                                                    |
|------|----------------------------|--------------------------------------------------------------------------------|
| 11   | SCB0_SPI_BUS_ERROR         | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 10   | SCB0_SPI_EZ_STOP           | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 9    | SCB0_SPI_EZ_WRITE_S<br>TOP | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 8    | SCB0_I2C_BUS_ERROR         | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 7    | SCB0_I2C_GENERAL           | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 6    | SCB0_I2C_ADDR_MATC<br>H    | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |



#### 10.1.38 SCB0\_INTR\_S\_MASK (continued)

| 5 | SCB0_I2C_START      | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
|---|---------------------|--------------------------------------------------------------------------------|
| 4 | SCB0_I2C_STOP       | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 3 | SCB0_I2C_WRITE_STOP | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 2 | SCB0_I2C_ACK        | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 1 | SCB0_I2C_NACK       | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 0 | SCB0_I2C_ARB_LOST   | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |



## 10.1.39 SCB0\_INTR\_S\_MASKED

Slave interrupt masked request register

Address: 0x40060F4C Retention: Retained

| Bits      | 7                    | 6                           | 5                  | 4                 | 3                           | 2                    | 1                              | 0                          |
|-----------|----------------------|-----------------------------|--------------------|-------------------|-----------------------------|----------------------|--------------------------------|----------------------------|
| SW Access | R                    | R                           | R                  | R                 | R                           | R                    | R                              | R                          |
| HW Access | W                    | W                           | W                  | W                 | W                           | W                    | W                              | W                          |
| Name      | SCB0_I2C_<br>GENERAL | SCB0_I2C_<br>ADDR_MAT<br>CH | SCB0_I2C_<br>START | SCB0_I2C_<br>STOP | SCB0_I2C_<br>WRITE_ST<br>OP | SCB0_I2C_<br>ACK     | SCB0_I2C_<br>NACK              | SCB0_I2C_<br>ARB_LOST      |
| Bits      | 15                   | 14                          | 13                 | 12                | 11                          | 10                   | 9                              | 8                          |
| SW Access |                      | No                          | ne                 |                   | R                           | R                    | R                              | R                          |
| HW Access |                      | None                        |                    |                   |                             | W                    | W                              | W                          |
| Name      | None [15:12]         |                             |                    |                   | SCB0_SPI_<br>BUS_ERRO<br>R  | SCB0_SPI_<br>EZ_STOP | SCB0_SPI_<br>EZ_WRITE<br>_STOP | SCB0_I2C_<br>BUS_ERRO<br>R |
| Bits      | 23                   | 22                          | 21                 | 20                | 19                          | 18                   | 17                             | 16                         |
| SW Access |                      |                             |                    | No                | ne                          |                      |                                |                            |
| HW Access |                      |                             |                    | No                | ne                          |                      |                                |                            |
| Name      |                      |                             |                    | None              | [23:16]                     |                      |                                |                            |
| Bits      | 31                   | 30                          | 29                 | 28                | 27                          | 26                   | 25                             | 24                         |
| SW Access |                      | None                        |                    |                   |                             |                      |                                |                            |
| HW Access |                      | None                        |                    |                   |                             |                      |                                |                            |
| Name      |                      | None [31:24]                |                    |                   |                             |                      |                                |                            |

| Bits | Name                       | Description                                                          |
|------|----------------------------|----------------------------------------------------------------------|
| 11   | SCB0_SPI_BUS_ERROR         | Logical and of corresponding request and mask bits. Default Value: 0 |
| 10   | SCB0_SPI_EZ_STOP           | Logical and of corresponding request and mask bits. Default Value: 0 |
| 9    | SCB0_SPI_EZ_WRITE_S<br>TOP | Logical and of corresponding request and mask bits. Default Value: 0 |
| 8    | SCB0_I2C_BUS_ERROR         | Logical and of corresponding request and mask bits. Default Value: 0 |
| 7    | SCB0_I2C_GENERAL           | Logical and of corresponding request and mask bits. Default Value: 0 |
| 6    | SCB0_I2C_ADDR_MATC<br>H    | Logical and of corresponding request and mask bits. Default Value: 0 |



#### 10.1.39 SCB0\_INTR\_S\_MASKED (continued)

| 5 | SCB0_I2C_START      | Logical and of corresponding request and mask bits. Default Value: 0 |
|---|---------------------|----------------------------------------------------------------------|
| 4 | SCB0_I2C_STOP       | Logical and of corresponding request and mask bits. Default Value: 0 |
| 3 | SCB0_I2C_WRITE_STOP | Logical and of corresponding request and mask bits. Default Value: 0 |
| 2 | SCB0_I2C_ACK        | Logical and of corresponding request and mask bits. Default Value: 0 |
| 1 | SCB0_I2C_NACK       | Logical and of corresponding request and mask bits. Default Value: 0 |
| 0 | SCB0_I2C_ARB_LOST   | Logical and of corresponding request and mask bits. Default Value: 0 |



## 10.1.40 SCB0\_INTR\_TX

Transmitter interrupt request register.

Address: 0x40060F80 Retention: Not Retained

| Bits      | 7                | 6                  | 5                 | 4              | 3       | 2       | 1                  | 0                |
|-----------|------------------|--------------------|-------------------|----------------|---------|---------|--------------------|------------------|
| SW Access | RW1C             | RW1C               | RW1C              | RW1C           | No      | one     | RW1C               | RW1C             |
| HW Access | RW1S             | RW1S               | RW1S              | RW1S           | No      | one     | RW1S               | RW1S             |
| Name      | SCB0_BLO<br>CKED | SCB0_UND<br>ERFLOW | SCB0_OVE<br>RFLOW | SCB0_EMP<br>TY | None    | 9 [3:2] | SCB0_NOT<br>_FULL  | SCB0_TRI<br>GGER |
| Bits      | 15               | 14                 | 13                | 12             | 11      | 10      | 9                  | 8                |
| SW Access |                  |                    | None              |                |         | RW1C    | RW1C               | RW1C             |
| HW Access | ii ii            |                    | None              |                |         | RW1S    | RW1S               | RW1S             |
| Name      |                  | None 115:111       |                   |                |         |         | SCB0_UAR<br>T_NACK |                  |
| Bits      | 23               | 22                 | 21                | 20             | 19      | 18      | 17                 | 16               |
| SW Access | ii .             |                    |                   | No             | ne      |         |                    |                  |
| HW Access |                  |                    |                   | No             | ne      |         |                    |                  |
| Name      |                  |                    |                   | None [         | [23:16] |         |                    |                  |
| Bits      | 31               | 30                 | 29                | 28             | 27      | 26      | 25                 | 24               |
| SW Access |                  | None               |                   |                |         |         |                    |                  |
| HW Access | 1                | None               |                   |                |         |         |                    |                  |
| Name      | ii ii            | None [31:24]       |                   |                |         |         |                    |                  |

| Bits | Name               | Description                                                                                                                                                                                                                                                                                                                   |
|------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10   | SCB0_UART_ARB_LOST | UART lost arbitration: the value driven on the TX line is not the same as the value observed on the RX line. This condition event is usefull when transmitter and receiver share a TX/RX line. This is the case in LIN or SmartCard modes. Set to '1', when event is detected. Write with '1' to clear bit.  Default Value: 0 |
| 9    | SCB0_UART_DONE     | UART transmitter done event. This happens when the IP is done transferring all data in the TX FIFO; i.e. EMPTY is '1'. Set to '1', when event is detected. Write with '1' to clear bit. Default Value: 0                                                                                                                      |
| 8    | SCB0_UART_NACK     | UART transmitter received a negative acknowledgement in SmartCard mode. Set to '1', when event is detected. Write with '1' to clear bit.  Default Value: 0                                                                                                                                                                    |
| 7    | SCB0_BLOCKED       | AHB-Lite write transfer can not get access to the EZ memory (EZ data access), due to an externally clocked EZ access. This may happen when STATUS.EC_BUSY is '1'. Default Value: 0                                                                                                                                            |



## 10.1.40 SCB0\_INTR\_TX (continued)

| 6 | SCB0_UNDERFLOW | Attempt to read from an empty TX FIFO. This happens when the IP is ready to transfer data and |
|---|----------------|-----------------------------------------------------------------------------------------------|
|   |                | EMPTY is '1'.                                                                                 |
|   |                | Only used in non EZ mode and when EC_OP is '0'. Default Value: 0                              |
| 5 | SCB0_OVERFLOW  | Attempt to write to a full TX FIFO.                                                           |
|   |                | Only used in non EZ mode and when EC_OP is '0'. Default Value: 0                              |
| 4 | SCB0_EMPTY     | TX FIFO is empty; i.e. it has 0 entries.                                                      |
|   |                | Only used in non EZ mode and when EC_OP is '0'. Default Value: 1                              |
| 1 | SCB0_NOT_FULL  | TX FIFO is not full.                                                                          |
|   |                | Only used in non EZ mode and when EC_OP is '0'. Default Value: 1                              |
| 0 | SCB0_TRIGGER   | Less entries in the TX FIFO than the value specified by TRIGGER_LEVEL in SCB0_TX_FIFO_CTL.    |
|   |                | Only used in non EZ mode and when EC_OP is '0'. Default Value: 0                              |



# 10.1.41 SCB0\_INTR\_TX\_SET

Transmitter interrupt set request register

Address: 0x40060F84
Retention: Not Retained

| Bits      | 7                | 6                  | 5                 | 4              | 3      | 2     | 1                  | 0                |
|-----------|------------------|--------------------|-------------------|----------------|--------|-------|--------------------|------------------|
| SW Access | RW1S             | RW1S               | RW1S              | RW1S           | No     | ne    | RW1S               | RW1S             |
| HW Access | A                | Α                  | А                 | А              | No     | ne    | Α                  | А                |
| Name      | SCB0_BLO<br>CKED | SCB0_UND<br>ERFLOW | SCB0_OVE<br>RFLOW | SCB0_EMP<br>TY | None   | [3:2] | SCB0_NOT<br>_FULL  | SCB0_TRI<br>GGER |
| Bits      | 15               | 14                 | 13                | 12             | 11     | 10    | 9                  | 8                |
| SW Access | İ                |                    | None              |                |        | RW1S  | RW1S               | RW1S             |
| HW Access |                  | None A A A         |                   |                |        |       |                    | А                |
| Name      |                  |                    |                   |                |        |       | SCB0_UAR<br>T_NACK |                  |
| Bits      | 23               | 22                 | 21                | 20             | 19     | 18    | 17                 | 16               |
| SW Access |                  |                    |                   | No             | ne     |       |                    |                  |
| HW Access |                  |                    |                   | No             | ne     |       |                    |                  |
| Name      |                  |                    |                   | None [         | 23:16] |       |                    |                  |
| Bits      | 31               | 30                 | 29                | 28             | 27     | 26    | 25                 | 24               |
| SW Access |                  | None               |                   |                |        |       |                    |                  |
| HW Access |                  | None               |                   |                |        |       |                    |                  |
| Name      |                  |                    |                   | None [         | 31:24] |       |                    |                  |

| Bits | Name               | Description                                                                             |
|------|--------------------|-----------------------------------------------------------------------------------------|
| 10   | SCB0_UART_ARB_LOST | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 9    | SCB0_UART_DONE     | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 8    | SCB0_UART_NACK     | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 7    | SCB0_BLOCKED       | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 6    | SCB0_UNDERFLOW     | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 5    | SCB0_OVERFLOW      | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 4    | SCB0_EMPTY         | Write with '1' to set corresponding bit in interrupt request register. Default Value: 1 |



#### 10.1.41 SCB0\_INTR\_TX\_SET (continued)

1 SCB0\_NOT\_FULL Write with '1' to set corresponding bit in interrupt request register.

Default Value: 1

0 SCB0\_TRIGGER Write with '1' to set corresponding bit in interrupt request register.

Default Value: 0



## 10.1.42 SCB0\_INTR\_TX\_MASK

Transmitter interrupt mask register.

Address: 0x40060F88 Retention: Retained

| Bits      | 7                | 6                  | 5                 | 4              | 3       | 2       | 1                 | 0                  |
|-----------|------------------|--------------------|-------------------|----------------|---------|---------|-------------------|--------------------|
| SW Access | RW               | RW                 | RW                | RW             | No      | ne      | RW                | RW                 |
| HW Access | R                | R                  | R                 | R              | No      | one     | R                 | R                  |
| Name      | SCB0_BLO<br>CKED | SCB0_UND<br>ERFLOW | SCB0_OVE<br>RFLOW | SCB0_EMP<br>TY | None    | : [3:2] | SCB0_NOT<br>_FULL | SCB0_TRI<br>GGER   |
| Bits      | 15               | 14                 | 13                | 12             | 11      | 10      | 9                 | 8                  |
| SW Access | Ï                |                    | None              |                |         | RW      | RW                | RW                 |
| HW Access |                  |                    | None              |                |         | R       | R                 | R                  |
| Name      |                  |                    |                   |                |         |         |                   | SCB0_UAR<br>T_NACK |
| Bits      | 23               | 22                 | 21                | 20             | 19      | 18      | 17                | 16                 |
| SW Access |                  |                    |                   | No             | ne      |         |                   |                    |
| HW Access |                  |                    |                   | No             | ne      |         |                   |                    |
| Name      |                  |                    |                   | None [         | [23:16] |         |                   |                    |
| Bits      | 31               | 30                 | 29                | 28             | 27      | 26      | 25                | 24                 |
| SW Access |                  | 1                  |                   | No             | ne      | 1       | 1                 |                    |
| HW Access | Ï                | None               |                   |                |         |         |                   |                    |
| Name      | Ï                |                    |                   | None [         | [31:24] |         |                   |                    |

| Bits | Name               | Description                                                                    |
|------|--------------------|--------------------------------------------------------------------------------|
| 10   | SCB0_UART_ARB_LOST | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 9    | SCB0_UART_DONE     | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 8    | SCB0_UART_NACK     | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 7    | SCB0_BLOCKED       | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 6    | SCB0_UNDERFLOW     | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 5    | SCB0_OVERFLOW      | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 4    | SCB0_EMPTY         | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |



#### 10.1.42 SCB0\_INTR\_TX\_MASK (continued)

1 SCB0\_NOT\_FULL Mask bit for corresponding bit in interrupt request register.

Default Value: 0

0 SCB0\_TRIGGER Mask bit for corresponding bit in interrupt request register.

Default Value: 0



## 10.1.43 SCB0\_INTR\_TX\_MASKED

Transmitter interrupt masked request register

Address: 0x40060F8C Retention: Retained

| Bits      | 7                | 6                  | 5                 | 4              | 3        | 2       | 1                  | 0                |
|-----------|------------------|--------------------|-------------------|----------------|----------|---------|--------------------|------------------|
| SW Access | R                | R                  | R                 | R              | None R R |         |                    | R                |
| HW Access | W                | W                  | W                 | W              | No       | ne      | W                  | W                |
| Name      | SCB0_BLO<br>CKED | SCB0_UND<br>ERFLOW | SCB0_OVE<br>RFLOW | SCB0_EMP<br>TY | None     | : [3:2] | SCB0_NOT<br>_FULL  | SCB0_TRI<br>GGER |
| Bits      | 15               | 14                 | 13                | 12             | 11       | 10      | 9                  | 8                |
| SW Access |                  |                    | None              |                |          | R       | R                  | R                |
| HW Access | İ                |                    | None              |                |          | W       | W                  | W                |
| Name      |                  |                    |                   |                |          |         | SCB0_UAR<br>T_NACK |                  |
| Bits      | 23               | 22                 | 21                | 20             | 19       | 18      | 17                 | 16               |
| SW Access |                  |                    |                   | No             | ne       |         |                    |                  |
| HW Access |                  |                    |                   | No             | ne       |         |                    |                  |
| Name      |                  |                    |                   | None [         | [23:16]  |         |                    |                  |
| Bits      | 31               | 30                 | 29                | 28             | 27       | 26      | 25                 | 24               |
| SW Access |                  |                    |                   | No             | ne       |         |                    |                  |
| HW Access |                  | None               |                   |                |          |         |                    |                  |
| Name      |                  |                    |                   | None [         | [31:24]  |         |                    |                  |

| Bits | Name               | Description                                                          |
|------|--------------------|----------------------------------------------------------------------|
| 10   | SCB0_UART_ARB_LOST | Logical and of corresponding request and mask bits. Default Value: 0 |
| 9    | SCB0_UART_DONE     | Logical and of corresponding request and mask bits. Default Value: 0 |
| 8    | SCB0_UART_NACK     | Logical and of corresponding request and mask bits. Default Value: 0 |
| 7    | SCB0_BLOCKED       | Logical and of corresponding request and mask bits. Default Value: 0 |
| 6    | SCB0_UNDERFLOW     | Logical and of corresponding request and mask bits. Default Value: 0 |
| 5    | SCB0_OVERFLOW      | Logical and of corresponding request and mask bits. Default Value: 0 |
| 4    | SCB0_EMPTY         | Logical and of corresponding request and mask bits. Default Value: 0 |



#### 10.1.43 SCB0\_INTR\_TX\_MASKED (continued)

1 SCB0\_NOT\_FULL Logical and of corresponding request and mask bits.

Default Value: 0

0 SCB0\_TRIGGER Logical and of corresponding request and mask bits.

Default Value: 0



## 10.1.44 SCB0\_INTR\_RX

Receiver interrupt request register.

Address: 0x40060FC0
Retention: Not Retained

| Bits      | 7                | 6                  | 5                 | 4    | 3                         | 2                    | 1                     | 0                        |
|-----------|------------------|--------------------|-------------------|------|---------------------------|----------------------|-----------------------|--------------------------|
| SW Access | RW1C             | RW1C               | RW1C              | None | RW1C                      | RW1C                 | None                  | RW1C                     |
| HW Access | RW1S             | RW1S               | RW1S              | None | RW1S                      | RW1S                 | None                  | RW1S                     |
| Name      | SCB0_BLO<br>CKED | SCB0_UND<br>ERFLOW | SCB0_OVE<br>RFLOW | None | SCB0_FUL<br>L             | SCB0_NOT<br>_EMPTY   | None                  | SCB0_TRI<br>GGER         |
| Bits      | 15               | 14                 | 13                | 12   | 11                        | 10                   | 9                     | 8                        |
| SW Access | ii ii            | None               |                   |      | RW1C                      | RW1C                 | RW1C                  | RW1C                     |
| HW Access | ii ii            | None               |                   |      | RW1S                      | RW1S                 | RW1S                  | RW1S                     |
| Name      |                  | None [15:12]       |                   |      | SCB0_BRE<br>AK_DETEC<br>T | SCB0_BAU<br>D_DETECT | SCB0_PARI<br>TY_ERROR | SCB0_FRA<br>ME_ERRC<br>R |
| Bits      | 23               | 22                 | 21                | 20   | 19                        | 18                   | 17                    | 16                       |
| SW Access |                  |                    |                   | No   | one                       |                      |                       |                          |
| HW Access | ii ii            |                    |                   | No   | one                       |                      |                       |                          |
| Name      |                  |                    |                   | None | [23:16]                   |                      |                       |                          |
| Bits      | 31               | 30                 | 29                | 28   | 27                        | 26                   | 25                    | 24                       |
| SW Access | #                | None               |                   |      |                           |                      |                       |                          |
| HW Access | 1                | None               |                   |      |                           |                      |                       |                          |
| Name      |                  |                    | None [31:24]      |      |                           |                      |                       |                          |

| Bits | Name              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11   | SCB0_BREAK_DETECT | Break detection is successful: the line is '0' for UART_RX_CTRL.BREAK_WIDTH + 1 bit period. Can occur at any time to address unanticipated break fields; i.e. "break-in-data" is supported. This feature is supported for the UART standard and LIN submodes. For the UART standard submodes, ongoing receipt of data frames is NOT affected; i.e. Firmware is ecpected to take the proper action. For the LIN submode, possible ongoing receipt of a data frame is stopped and the (partially) received data frame is dropped and baud rate detection is started. Set to '1', when event is detected. Write with '1' to clear bit. Default Value: 0 |
| 10   | SCB0_BAUD_DETECT  | LIN baudrate detection is completed. The receiver software uses the UART_RX_STATUS.BR_COUNTER value to set the right IP clock (from the programmable clock IP) to guarantee successful receipt of the first LIN data frame (Protected Identifier Field) after the synchronization byte. Set to '1', when event is detected. Write with '1' to clear bit. Default Value: 0                                                                                                                                                                                                                                                                            |



#### 10.1.44 SCB0\_INTR\_RX (continued)

| 9 | SCB0_PARITY_ERROR | Parity error in received data frame. Set to '1', when event is detected. Write with '1' to clear bit. If UART_RX_CTL.DROP_ON_PARITY_ERROR is '1', the received frame is dropped. If UART_RX_CTL.DROP_ON_PARITY_ERROR is '0', the received frame is send to the RX FIFO. In SmartCard submode, negatively acknowledged data frames generate a parity error. Note that Firmware can only identify the erroneous data frame in the RX FIFO if it is fast enough to read the data frame before the hardware writes a next data frame into the RX FIFO. Default Value: 0                                                                               |
|---|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8 | SCB0_FRAME_ERROR  | Frame error in received data frame. Set to '1', when event is detected. Write with '1' to clear bit. This can be either a start or stop bit(s) error: Start bit error: after the detection of the beginning of a start bit period (RX line changes from '1' to '0'), the middle of the start bit period is sampled erroneously (RX line is '1'). Note: a start bit error is detected BEFORE a data frame is received. Stop bit error: the RX line is sampled as '0', but a '1' was expected. Note: a stop bit error may result in failure to receive successive data frame(s). Note: a stop bit error is detected AFTER a data frame is received. |
|   |                   | A stop bit error is detected after a data frame is received, and the UART_RX_CTL.DROP_ON_FRAME_ERROR field specifies whether the received frame is dropped or send to the RX FIFO. If UART_RX_CTL.DROP_ON_FRAME_ERROR is '1', the received data frame is dropped. If UART_RX_CTL.DROP_ON_FRAME_ERROR is '0', the received data frame is send to the RX FIFO. Note that Firmware can only identify the erroneous data frame in the RX FIFO if it is fast enough to read the data frame before the hardware writes a next data frame into the RX FIFO; i.e. the RX FIFO does not have error flags to tag erroneous data frames.  Default Value: 0   |
| 7 | SCB0_BLOCKED      | AHB-Lite read transfer can not get access to the EZ memory (EZ_DATA accesses), due to an externally clocked EZ access. This may happen when STATUS.EC_BUSY is '1'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 6 | SCB0_UNDERFLOW    | Attempt to read from an empty RX FIFO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|   |                   | Only used in non EZ mode and when EC_OP is '0'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 5 | SCB0_OVERFLOW     | Attempt to write to a full RX FIFO. Note: in I2C mode, the OVERFLOW is set when a data frame is received and the RX FIFO is full, independent of whether it is ACK'd or NACK'd.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|   |                   | Only used in non EZ mode and when EC_OP is '0'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 3 | SCB0_FULL         | RX FIFO is full. Note that received data frames are lost when the RX FIFO is full.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|   |                   | Only used in non EZ mode and when EC_OP is '0'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2 | SCB0_NOT_EMPTY    | RX FIFO is not empty.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|   |                   | Only used in non EZ mode and when EC_OP is '0'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 0 | SCB0_TRIGGER      | More entries in the RX FIFO than the value specified by TRIGGER_LEVEL in SCB0_RX_FIFO_CTL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|   |                   | Only used in non EZ mode and when EC_OP is '0'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |



## 10.1.45 SCB0\_INTR\_RX\_SET

Receiver interrupt set request register.

Address: 0x40060FC4
Retention: Not Retained

| Bits      | 7                | 6                  | 5                 | 4                         | 3                    | 2                     | 1                        | 0                |
|-----------|------------------|--------------------|-------------------|---------------------------|----------------------|-----------------------|--------------------------|------------------|
| SW Access | RW1S             | RW1S               | RW1S              | None                      | RW1S                 | RW1S                  | None                     | RW1S             |
| HW Access | A                | А                  | А                 | None                      | А                    | А                     | None                     | А                |
| Name      | SCB0_BLO<br>CKED | SCB0_UND<br>ERFLOW | SCB0_OVE<br>RFLOW | None                      | SCB0_FUL<br>L        | SCB0_NOT<br>_EMPTY    | None                     | SCB0_TRI<br>GGER |
| Bits      | 15               | 14                 | 13                | 12                        | 11                   | 10                    | 9                        | 8                |
| SW Access |                  | None               |                   |                           | RW1S                 | RW1S                  | RW1S                     | RW1S             |
| HW Access |                  | None               |                   |                           | А                    | А                     | А                        | А                |
| Name      | None [15:12]     |                    |                   | SCB0_BRE<br>AK_DETEC<br>T | SCB0_BAU<br>D_DETECT | SCB0_PARI<br>TY_ERROR | SCB0_FRA<br>ME_ERRO<br>R |                  |
| Bits      | 23               | 22                 | 21                | 20                        | 19                   | 18                    | 17                       | 16               |
| SW Access |                  |                    |                   | No                        | ne                   |                       |                          |                  |
| HW Access |                  |                    |                   | No                        | ne                   |                       |                          |                  |
| Name      |                  | None [23:16]       |                   |                           |                      |                       |                          |                  |
| Bits      | 31               | 30                 | 29                | 28                        | 27                   | 26                    | 25                       | 24               |
| SW Access |                  | None               |                   |                           |                      |                       |                          |                  |
| HW Access |                  | None               |                   |                           |                      |                       |                          |                  |
| Name      |                  |                    |                   | None                      | [31:24]              |                       |                          |                  |

| Bits | Name              | Description                                                                              |
|------|-------------------|------------------------------------------------------------------------------------------|
| 11   | SCB0_BREAK_DETECT | Write with '1' to set corresponding bit in interrupt status register. Default Value: 0   |
| 10   | SCB0_BAUD_DETECT  | Write with '1' to set corresponding bit in interrupt status register. Default Value: 0   |
| 9    | SCB0_PARITY_ERROR | Write with '1' to set corresponding bit in interrupt status register. Default Value: $0$ |
| 8    | SCB0_FRAME_ERROR  | Write with '1' to set corresponding bit in interrupt status register. Default Value: 0   |
| 7    | SCB0_BLOCKED      | Write with '1' to set corresponding bit in interrupt status register. Default Value: 0   |
| 6    | SCB0_UNDERFLOW    | Write with '1' to set corresponding bit in interrupt status register. Default Value: 0   |
| 5    | SCB0_OVERFLOW     | Write with '1' to set corresponding bit in interrupt status register. Default Value: 0   |



## 10.1.45 SCB0\_INTR\_RX\_SET (continued)

| 3 | SCB0_FULL      | Write with '1' to set corresponding bit in interrupt status register. Default Value: 0  |
|---|----------------|-----------------------------------------------------------------------------------------|
| 2 | SCB0_NOT_EMPTY | Write with '1' to set corresponding bit in interrupt status register. Default Value: 0  |
| 0 | SCB0_TRIGGER   | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |



## 10.1.46 SCB0\_INTR\_RX\_MASK

Receiver interrupt mask register.

Address: 0x40060FC8 Retention: Retained

| Bits      | 7                | 6                  | 5                 | 4                         | 3                    | 2                     | 1                        | 0                |
|-----------|------------------|--------------------|-------------------|---------------------------|----------------------|-----------------------|--------------------------|------------------|
| SW Access | RW               | RW                 | RW                | None                      | RW                   | RW                    | None                     | RW               |
| HW Access | R                | R                  | R                 | None                      | R                    | R                     | None                     | R                |
| Name      | SCB0_BLO<br>CKED | SCB0_UND<br>ERFLOW | SCB0_OVE<br>RFLOW | None                      | SCB0_FUL<br>L        | SCB0_NOT<br>_EMPTY    | None                     | SCB0_TRI<br>GGER |
| Bits      | 15               | 14                 | 13                | 12                        | 11                   | 10                    | 9                        | 8                |
| SW Access |                  | None               |                   |                           | RW                   | RW                    | RW                       | RW               |
| HW Access |                  | None               |                   |                           | R                    | R                     | R                        | R                |
| Name      | None [15:12]     |                    |                   | SCB0_BRE<br>AK_DETEC<br>T | SCB0_BAU<br>D_DETECT | SCB0_PARI<br>TY_ERROR | SCB0_FRA<br>ME_ERRO<br>R |                  |
| Bits      | 23               | 22                 | 21                | 20                        | 19                   | 18                    | 17                       | 16               |
| SW Access |                  |                    |                   | No                        | ne                   |                       |                          |                  |
| HW Access |                  |                    |                   | No                        | ne                   |                       |                          |                  |
| Name      |                  | None [23:16]       |                   |                           |                      |                       |                          |                  |
| Bits      | 31               | 30                 | 29                | 28                        | 27                   | 26                    | 25                       | 24               |
| SW Access |                  | None               |                   |                           |                      |                       |                          |                  |
| HW Access |                  | None               |                   |                           |                      |                       |                          |                  |
| Name      |                  |                    |                   | None                      | [31:24]              |                       |                          |                  |

| Bits | Name              | Description                                                                    |
|------|-------------------|--------------------------------------------------------------------------------|
| 11   | SCB0_BREAK_DETECT | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 10   | SCB0_BAUD_DETECT  | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 9    | SCB0_PARITY_ERROR | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 8    | SCB0_FRAME_ERROR  | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 7    | SCB0_BLOCKED      | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 6    | SCB0_UNDERFLOW    | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 5    | SCB0_OVERFLOW     | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |



#### 10.1.46 SCB0\_INTR\_RX\_MASK (continued)

| 3 | SCB0_FULL      | Mask bit for corresponding bit in interrupt request register.  Default Value: 0 |
|---|----------------|---------------------------------------------------------------------------------|
| 2 | SCB0_NOT_EMPTY | Mask bit for corresponding bit in interrupt request register. Default Value: 0  |
| 0 | SCB0_TRIGGER   | Mask bit for corresponding bit in interrupt request register. Default Value: 0  |



## 10.1.47 SCB0\_INTR\_RX\_MASKED

Receiver interrupt masked request register

Address: 0x40060FCC Retention: Retained

| Bits      | 7                | 6                  | 5                 | 4    | 3                         | 2                    | 1                     | 0                        |
|-----------|------------------|--------------------|-------------------|------|---------------------------|----------------------|-----------------------|--------------------------|
| SW Access | R                | R                  | R                 | None | R                         | R                    | None                  | R                        |
| HW Access | W                | W                  | W                 | None | W                         | W                    | None                  | W                        |
| Name      | SCB0_BLO<br>CKED | SCB0_UND<br>ERFLOW | SCB0_OVE<br>RFLOW | None | SCB0_FUL<br>L             | SCB0_NOT<br>_EMPTY   | None                  | SCB0_TRI<br>GGER         |
| Bits      | 15               | 14                 | 13                | 12   | 11                        | 10                   | 9                     | 8                        |
| SW Access |                  | None               |                   |      | R                         | R                    | R                     | R                        |
| HW Access |                  | None               |                   |      | W                         | W                    | W                     | W                        |
| Name      |                  | None [15:12]       |                   |      | SCB0_BRE<br>AK_DETEC<br>T | SCB0_BAU<br>D_DETECT | SCB0_PARI<br>TY_ERROR | SCB0_FRA<br>ME_ERRO<br>R |
| Bits      | 23               | 22                 | 21                | 20   | 19                        | 18                   | 17                    | 16                       |
| SW Access |                  |                    |                   | No   | ne                        |                      |                       |                          |
| HW Access |                  |                    |                   | No   | ne                        |                      |                       |                          |
| Name      |                  | None [23:16]       |                   |      |                           |                      |                       |                          |
| Bits      | 31               | 30                 | 29                | 28   | 27                        | 26                   | 25                    | 24                       |
| SW Access |                  | None               |                   |      |                           |                      |                       |                          |
| HW Access |                  | None               |                   |      |                           |                      |                       |                          |
| Name      |                  |                    |                   | None | [31:24]                   |                      |                       |                          |

| Bits | Name              | Description                                                          |
|------|-------------------|----------------------------------------------------------------------|
| 11   | SCB0_BREAK_DETECT | Logical and of corresponding request and mask bits. Default Value: 0 |
| 10   | SCB0_BAUD_DETECT  | Logical and of corresponding request and mask bits. Default Value: 0 |
| 9    | SCB0_PARITY_ERROR | Logical and of corresponding request and mask bits. Default Value: 0 |
| 8    | SCB0_FRAME_ERROR  | Logical and of corresponding request and mask bits. Default Value: 0 |
| 7    | SCB0_BLOCKED      | Logical and of corresponding request and mask bits. Default Value: 0 |
| 6    | SCB0_UNDERFLOW    | Logical and of corresponding request and mask bits. Default Value: 0 |
| 5    | SCB0_OVERFLOW     | Logical and of corresponding request and mask bits. Default Value: 0 |



#### 10.1.47 SCB0\_INTR\_RX\_MASKED (continued)

| 3 | SCB0_FULL      | Logical and of corresponding request and mask bits. Default Value: 0 |
|---|----------------|----------------------------------------------------------------------|
| 2 | SCB0_NOT_EMPTY | Logical and of corresponding request and mask bits. Default Value: 0 |
| 0 | SCB0_TRIGGER   | Logical and of corresponding request and mask bits. Default Value: 0 |



## 10.1.48 SCB1\_CTRL

Generic control register.
Address: 0x40070000
Retention: Retained

| Bits      | 7                          | 6            | 5  | 4  | 3              | 2                   | 1                   | 0  |  |
|-----------|----------------------------|--------------|----|----|----------------|---------------------|---------------------|----|--|
| SW Access |                            | None         |    |    |                | RW                  |                     |    |  |
| HW Access | None                       |              |    |    | R              |                     |                     |    |  |
| Name      | None [7:4]                 |              |    |    | SCB1_OVS [3:0] |                     |                     |    |  |
| Bits      | 15                         | 14           | 13 | 12 | 11             | 10                  | 9                   | 8  |  |
| SW Access | None                       |              |    |    |                | RW                  | RW                  | RW |  |
| HW Access | None R                     |              |    |    |                | R                   | R                   | R  |  |
| Name      | None [15:11] SCB1_EZ_ MODE |              |    |    |                | SCB1_EC_<br>OP_MODE | SCB1_EC_<br>AM_MODE |    |  |
| Bits      | 23                         | 22           | 21 | 20 | 19             | 18                  | 17                  | 16 |  |
| SW Access | None                       |              |    |    |                |                     | RW                  | RW |  |
| HW Access | None                       |              |    |    |                |                     | R                   | R  |  |
| Name      |                            |              |    |    |                |                     | SCB1_ADI<br>R_ACCEP |    |  |
| Bits      | 31                         | 30           | 29 | 28 | 27             | 26                  | 25                  | 24 |  |
| SW Access | RW                         | None         |    |    |                |                     | RW                  |    |  |
| HW Access | R                          | None         |    |    |                |                     | R                   |    |  |
| Name      | SCB1_ENA<br>BLED           | None [30:26] |    |    |                |                     | SCB1_MODE [25:24]   |    |  |

| Bits    | Name         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31      | SCB1_ENABLED | IP enabled ('1') or not ('0'). The proper order in which to initialize the IP is as follows:  - Program protocol specific information using SPI_CTRL, UART_CTRL (and UART_TX_CTRL and UART_RX_CTRL) or I2C_CTRL. This includes selection of a submode, master/slave functionality and transmitter/receiver functionality when applicable.  - Program generic transmitter (TX_CTRL) and receiver (RX_CTRL) information. This includes enabling of the transmitter and receiver functionality.  - Program transmitter FIFO (TX_FIFO_CTRL) and receiver FIFO (RX_FIFO_CTRL) information.  - Program CTRL to enable IP, select the specific operation mode and oversampling factor. When the IP is enabled, no control information should be changed. Changes should be made AFTER disabling the IP, e.g. to modify the operation mode (from I2C to SPI) or to go from externally to internally clocked. The change takes effect after the IP is re-enabled. Note that disabling the IP will cause re-initialization of the design and associated state is lost (e.g. FIFO content). Default Value: 0 |
| 25 : 24 | SCB1_MODE    | Mode of operation (3: Reserved)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

Default Value: 3



#### 10.1.48 SCB1\_CTRL (continued)

0x0: I2C:

Inter-Integrated Circuits (I2C) mode.

0x1: SPI:

Serial Peripheral Interface (SPI) mode.

0x2: UART:

Universal Asynchronous Receiver/Transmitter (UART) mode.

17 SCB1\_BLOCK

Only used in externally clocked mode. If the externally clocked logic and the MMIO SW accesses to EZ memory coincide/collide, this bit determines whether a SW access should block and result in bus wait states ('BLOCK is 1') or not (BLOCK is '0'). IF BLOCK is 0 and the accesses collide, MMIO read operations return 0xffff:ffff and MMIO write operations are ignored. Colliding accesses are registered as interrupt causes: field BLOCKED of MMIO registers INTR\_TX and

INTR\_RX.
Default Value: 0

16 SCB1\_ADDR\_ACCEPT

Determines whether a received matching address is accepted in the RX FIFO ('1') or not ('0'). This field is used in the I2C mode, to allow the slave to put the received slave address or general call address in the RX FIFO. Note that a received matching address is put in the RX FIFO when ADDR\_ACCEPT is '1' for both I2C read and write transfers. This field is used in the multi-processor UART receiver mode, to allow the receiver to put the received address in the RX FIFO. Note:

non-matching addresses are never put in the RX FIFO.

Default Value: 0

10 SCB1\_EZ\_MODE

Non EZ mode ('0') or EZ mode ('1'). In EZ mode, a meta protocol is applied to the serial interface protocol. This meta protocol adds meaning to the data frames transferred by the serial interface protocol: a data frame can represent a memory address, a write memory data element or a read memory data element. EZ mode is only used for synchronous serial interface protocols: SPI and I2C. In SPI mode, only Motorola mode 0 is supported and the trasmitter should use continuous data frames; i.e. data frames. This mode is only applicable to slave functionality. In EZ mode, the slave can read from and write to an addressable memory structure of 32 bytes. In EZ mode, data frames should 8-bit in size and should be transmitted and received with the Most Significant Bit (MSB) first.

In UART mode this field should be '0'.

Default Value: 0

9 SCB1\_EC\_OP\_MODE

Internally clocked mode ('0') or externally clocked mode ('1') operation. In internally clocked mode, the serial interface protocols run off the peripheral clock. In externally clocked mode, the serial interface protocols run off the clock as provided by the serial interface. Externally clocked operation mode is only used for synchronous serial interface protocols (SPI and I2C) in slave mode AND EZ mode. In SPI mode, only Motorola mode 0 is supported. The maximum SPI slave, EZ mode bitrate is 48 Mbps (transmission and IO delays outside the IP will degrade the effective bitrate).

In UART mode this field should be '0'.

Default Value: 0

8 SCB1\_EC\_AM\_MODE

Internally clocked mode ('0') or externally clocked mode ('1') address matching (I2C) or selection (SPI). In internally clocked mode, the serial interface protocols run off the peripheral clock. In externally clocked mode, the serial interface protocols run off the clock as provided by the serial interface. Externally clocked mode is only used for synchronous serial interface protocols (SPI and I2C) in slave mode. In SPI mode, only Motorola mode 0 is supported.

In UART mode this field should be '0'.

Default Value: 0



#### 10.1.48 SCB1\_CTRL (continued)

#### 3:0 SCB1\_OVS

Serial interface bit period oversampling factor expressed in IP clock cycles. Used for SPI and UART functionality. OVS + 1 IP clock cycles constitute a single serial interface clock/bit cycle. The IP clock is provided by the programmable clock IP. This field is NOT used in externally clocked mode. If OVS is odd, the oversampling factor is even and the first and second phase of the interface clock period her be same. If OVS is even, the oversampling factor is odd and the first phase of the interface clock period is 1 peripheral clock cycle longer than the second phase of the interface clock period.

In SPI master mode, the valid range is [3, 15] (at a system frequency of 48 MHz, the maximum bit rate is 12 Mbps). In SPI slave mode, the OVS field is 

- The above requirements provide an IP centric perspective, assuming ideal (0 ns) IO cell and routing delay. The required IP clock/IF clock ratio increases and the calculated maximum bit rate decreases, when realistic chip delays are taken into account.

In UART standard submode (including LIN), the valid range is [7, 15]. In UART SmartCard submode, the valid range is [7, 15]

In UART TX IrDA submode this field indirectly specifies the oversampling. The oversampling determines the interface clock/bit cycle and the width of the pulse. Only normal transmission mode is supported, the pulse is roughly 3/16 of the bit period (for all bit rates). There is only one valid OVS value: - 0: 16 times oversampling.

III P clock frequency of 16\*115.2 KHz for 115.2 Kbps. IP clock frequency of 16\*57.6 KHz for 57.6 Kbps. IP clock frequency of 16\*38.4 KHz for 38.4 Kbps. IP clock frequency of 16\*19.2 KHz for 19.2 Kbps. IP clock frequency of 16\*9.6 KHz for 9.6 Kbps. IP clock frequency of 16\*2.4 KHz for 2.4 Kbps. IP clock frequency of 16\*1.2 KHz for 1.2 Kbps. - all other values are not used in normal mode

In UART RX IrDA submode (1.2, 2.4, 9.6, 19.2, 38.4, 57.6 and 115.2 Kbps) this field indirectly specifies the oversampling. The oversampling determines the interface clock/bit cycle and the width of the pulse. In normal transmission mode, this pulse is roughly 3/16 of the bit period (for all bit rates). In low power transmission mode, this pulse is potentially smaller (down to 1.62 us typical and 1.41 us minimal) than 3/16 of the bit period (for < 115.2 Kbps bi-trates). Pulse widths greater or equal than two IP clock cycles are guaranteed to be detected by the receiver. Pulse widths less than two IP clock cycles and greater or equal than one IP clock cycle may be detected by the receiver. Pulse widths less than one IP clock cycle may be detected by the receiver. RX CTRL.MEDIAN should be set to '1' for IrDA receiver functionality. The IP clock (as provided by the programmable clock IP) and the oversampling together determine the IPD bitrate. Normal mode, OVS field values (with the required IP clock frequency):

- 0: 16 times oversampling.

IP clock frequency of 16\*115.2 KHz for 115.2 Kbps.

IP clock frequency of 16\*57.6 KHz for 57.6 KHps.
IP clock frequency of 16\*38.4 KHz for 38.4 KDps.
IP clock frequency of 16\*19.2 KHz for 19.2 KDps.
IP clock frequency of 16\*9.6 KHz for 9.6 KDps. IP clock frequency of 16\*2.4 KHz for 2.4 Kbps.
IP clock frequency of 16\*1.2 KHz for 1.2 Kbps.
all other values are not used in normal mode.

Low power mode, OVS field values (with the required IP clock frequency): O: 16 times oversampling.

IP clock frequency of 16\*115.2 KHz for 115.2 Kbps.

- 1: 32 times oversampling.

IP clock frequency of 32\*57.6 KHz for 57.6 Kbps.
- 2: 48 times oversampling.
IP clock frequency of 48\*38.4 KHz for 38.4 Kbps.

- 3: 96 times oversampling.
IP clock frequency of 96\*19.2 KHz for 19.2 Kbps.
-4: 192 times oversampling.
IP clock frequency of 192\*9.6 KHz for 9.6 Kbps.

- 5: 768 times oversampling.

IP clock frequency of 768\*2.4 KHz for 2.4 Kbps.
- 6: 1536 times oversampling.

IP clock frequency of 1536\*1.2 KHz for 1.2 Kbps.

- all other values are not used in low power mode



### 10.1.49 SCB1\_STATUS

Generic status register.
Address: 0x40070004
Retention: Not Retained

| Bits      | 7  | 6           | 5  | 4          | 3       | 2  | 1  | 0       |
|-----------|----|-------------|----|------------|---------|----|----|---------|
| SW Access |    | None        |    |            |         |    |    | R       |
| HW Access |    |             |    | None       |         |    |    | W       |
| Name      |    |             |    | None [7:1] |         |    |    | SCB1_EC |
| Bits      | 15 | 14          | 13 | 12         | 11      | 10 | 9  | 8       |
| SW Access |    | None        |    |            |         |    |    |         |
| HW Access |    | None        |    |            |         |    |    |         |
| Name      |    | None [15:8] |    |            |         |    |    |         |
| Bits      | 23 | 22          | 21 | 20         | 19      | 18 | 17 | 16      |
| SW Access |    |             |    | No         | ne      | '  |    |         |
| HW Access |    |             |    | No         | one     |    |    |         |
| Name      |    |             |    | None       | [23:16] |    |    |         |
| Bits      | 31 | 30          | 29 | 28         | 27      | 26 | 25 | 24      |
| SW Access |    |             |    | No         | one     |    |    |         |
| HW Access |    | None        |    |            |         |    |    |         |
| Name      |    |             |    | None       | [31:24] |    |    |         |

| Bits | Name         | D  |
|------|--------------|----|
| 0    | SCB1_EC_BUSY | lr |

#### Description

Inidicates whether the externaly clocked logic is potentially accessing the EZ memory (this is only possible in EZ mode). This bit can be used by SW to determine whether it is safe to issue a SW access to the EZ memory (without bus wait states (a blocked SW access) or bus errors being generated). Note that the INTR\_TX.BLOCKED and INTR\_RX.BLOCKED interrupt causes are used to indicate whether a SW access was actually blocked by externally clocked logic. Default Value: Undefined



# 10.1.50 SCB1\_SPI\_CTRL

SPI control register.
Address: 0x40070020
Retention: Retained

| Bits      | 7                               | 6           | 5    | 4                             | 3             | 2                 | 1                           | 0                   |
|-----------|---------------------------------|-------------|------|-------------------------------|---------------|-------------------|-----------------------------|---------------------|
| SW Access |                                 | None        |      |                               | RW            | RW                | RW                          | RW                  |
| HW Access | Ï                               | None        |      | R                             | R             | R                 | R                           | R                   |
| Name      | None [7:5]                      |             |      | SCB1_LAT<br>E_MISO_S<br>AMPLE | SCB1_CPO<br>L | SCB1_CPH<br>A     | SCB1_SEL<br>ECT_PREC<br>EDE | SCB1_CON<br>TINUOUS |
| Bits      | 15                              | 14          | 13   | 12                            | 11            | 10                | 9                           | 8                   |
| SW Access |                                 |             |      | No                            | ne            |                   |                             |                     |
| HW Access |                                 | None        |      |                               |               |                   |                             |                     |
| Name      |                                 | None [15:8] |      |                               |               |                   |                             |                     |
| Bits      | 23                              | 22          | 21   | 20                            | 19            | 18                | 17                          | 16                  |
| SW Access |                                 |             |      | None                          |               |                   |                             | RW                  |
| HW Access | Ï                               |             |      | None                          | R             |                   |                             |                     |
| Name      |                                 |             |      | None [23:17]                  |               |                   |                             | SCB1_LOO<br>PBACK   |
| Bits      | 31                              | 30          | 29   | 28                            | 27            | 26                | 25                          | 24                  |
| SW Access | RW                              |             | None |                               | R             | W                 | R                           | W                   |
| HW Access | R                               | R None R    |      |                               |               |                   | R                           |                     |
| Name      | SCB1_MAS<br>TER_MOD None [30:28 |             |      |                               |               | /E_SELECT<br>:26] | SCB1_MC                     | DDE [25:24]         |

| Bits    | Name              | Description                                                                                                                                                                                                                                                                                                                                       |
|---------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31      | SCB1_MASTER_MODE  | Master ('1') or slave ('0') mode. In master mode, transmission will commence on availability of data frames in the TX FIFO. In slave mode, when selected and there is no data frame in the TX FIFO, the slave will transmit all '1's. In both master and slave modes, received data frames will be lost if the RX FIFO is full.  Default Value: 0 |
| 27 : 26 | SCB1_SLAVE_SELECT | Selects one of the four SPI slave select signals:  - 0: Slave 0, SPI_SELECT[0].  - 1: Slave 1, SPI_SELECT[1].  - 2: Slave 2, SPI_SELECT[2].  - 3: Slave 3, SPI_SELECT[3].  Only used in master mode. The IP should be disabled when changes are made to this field.  Default Value: 0                                                             |
| 25 : 24 | SCB1_MODE         | Submode of SPI operation (3: Reserved). Default Value: 3                                                                                                                                                                                                                                                                                          |



#### 10.1.50 SCB1\_SPI\_CTRL (continued)

#### 0x0: SPI\_MOTOROLA:

SPI Motorola submode. In master mode, when not transmitting data (SELECT is inactive), SCLK is stable at CPOL. In slave mode, when not selected, SCLK is ignored; i.e. it can be either stable or clocking. In master mode, when there is no data to transmit (TX FIFO is empty), SELECT is inactive.

#### 0x1: SPI\_TI:

SPI Texas Instruments submode. In master mode, when not transmitting data, SCLK is stable at '0'. In slave mode, when not selected, SCLK is ignored; i.e. it can be either stable or clocking. In master mode, when there is no data to transmit (TX FIFO is empty), SELECT is inactive; i.e. no pulse is generated.

#### 0x2: SPI NS:

SPI National Semiconducturs submode. In master mode, when not transmitting data, SCLK is stable at '0'. In slave mode, when not selected, SCLK is ignored; i.e. it can be either stable or clocking. In master mode, when there is no data to transmit (TX FIFO is empty), SELECT is in-

16 SCB1\_LOOPBACK Local loopback control (does NOT affect the information on the pins). Only applicable in master mode. Not applicable in National Semiconductors submode. When '0', the SPI master MISO line is connected to the SPI MISO pin. When '1', the SPI master MISO line is connected to the SPI master MOSI line. In other words, in loopback mode the SPI master receives on MISO what it transmits on MOSI.

Default Value: 0

4 SCB1\_LATE\_MISO\_SAM PLE

Only applicable in master mode. Changes the SCLK edge on which MISO is captured. When '0', the default applies (for Motorola as determined by CPOL and CPHA, for Texas Instruments on the falling edge of SCLK and for National Semiconductors on the rising edge of SCLK). When '1', the alternate clock edge is used (which comes half a SPI SCLK period later). Late sampling addresses the round trip delay associated with transmitting SCLK from the master to the slave and transmitting MISO from the slave to the master.

Default Value: 0

3 SCB1\_CPOL Only applicable in SPI Motorola submode. Indicates the clock polarity. This field, together with the CPHA field, indicates when MOSI data is driven and MISO data is captured:

- CPOL is 0: SCLK is 0 when not transmitting data.
- CPOL is 1: SCLK is 1 when not transmitting data.

Default Value: 0

SCB1\_CPHA

Only applicable in SPI Motorola submode. Indicates the clock phase. This field, together with the CPOL field, indicates when MOSI data is driven and MISO data is captured.

- CPOL is 0, CPHA is 0: MOSI is driven on a falling edge of SCLK. MISO is captured on a rising edge of SCLK.
- CPOL is 0, CPHA is 1: MOSI is driven on a rising edge of SCLK. MISO is captured on a falling edge of SCLK.
- CPOL is 1, CPHA is 0: MOSI is driven on a rising edge of SCLK. MISO is captured on a falling edge of SCLK.
- CPOL is 1, CPHA is 1: MOSI is driven on a falling edge of SCLK. MISO is captured on a rising edge of SCLK.

Default Value: 0

SCB1 SELECT PRECED

Е

Only used in SPI Texas Instruments' submode. When '1', the data frame start indication is a pulse on the SELECT line that precedes the transfer of the first data frame bit. When '0', the data frame start indication is a pulse on the SELECT line that coincides with the transfer of the first data frame bit.

Default Value: 0



### 10.1.50 SCB1\_SPI\_CTRL (continued)

0 SCB1\_CONTINUOUS

Continuous SPI data transfers enabled ('1') or not ('0'). When continuous transfers are enabled individual data frame transfers are not necessarily seperated by slave deselection (as indicated by the SELECT line): if the TX FIFO has multiple data frames, data frames are send out without slave deselection. When continuous transfers are not enabled individual data frame transfers are always seperated by slave deselection: independent of the availability of TX FIFO data frames, data frames are send out with slave deselection. This field is used in master mode. In slave mode, both continuous and non-continuous SPI data transfers are supported. Default Value: 0



# 10.1.51 SCB1\_SPI\_STATUS

SPI status register.
Address: 0x40070024
Retention: Not Retained

| Bits      | 7  | 6                   | 5  | 4          | 3      | 2  | 1  | 0                 |
|-----------|----|---------------------|----|------------|--------|----|----|-------------------|
| SW Access |    | None                |    |            |        |    |    |                   |
| HW Access |    |                     |    | None       |        |    |    | W                 |
| Name      |    |                     |    | None [7:1] |        |    |    | SCB1_BUS<br>_BUSY |
| Bits      | 15 | 14                  | 13 | 12         | 11     | 10 | 9  | 8                 |
| SW Access |    |                     |    | F          | ?      |    |    |                   |
| HW Access |    | W                   |    |            |        |    |    |                   |
| Name      |    | SCB1_EZ_ADDR [15:8] |    |            |        |    |    |                   |
| Bits      | 23 | 22                  | 21 | 20         | 19     | 18 | 17 | 16                |
| SW Access |    |                     |    | No         | ne     |    |    |                   |
| HW Access |    |                     |    | No         | ne     |    |    |                   |
| Name      |    |                     |    | None [     | 23:16] |    |    |                   |
| Bits      | 31 | 30                  | 29 | 28         | 27     | 26 | 25 | 24                |
| SW Access |    |                     |    | No         | ne     |    |    |                   |
| HW Access |    |                     |    | No         | ne     |    |    |                   |
| Name      |    |                     |    | None [     | 31:24] |    |    |                   |

| Bits   | Name          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 : 8 | SCB1_EZ_ADDR  | SPI slave EZ address. This field is only reliable in internally clocked mode. In externally clocked mode the field may be unreliable, as clock domain synchronization is not performed in the design.  Default Value: Undefined                                                                                                                                                                                                                     |
| 0      | SCB1_BUS_BUSY | SPI bus is busy. The bus is considered busy ('1') during an ongoing transaction. For Motorola and National submodes, the busy bit is '1', when the slave selection (low active) is activated. For TI submode, the busy bit is '1' from the time the preceding/coinciding slave select (high active) is activated for the first transmitted data frame, till the last MOSI/MISO bit of the last data frame is transmitted.  Default Value: Undefined |



# 10.1.52 SCB1\_UART\_CTRL

UART control register.
Address: 0x40070040
Retention: Retained

| Bits      | 7  | 6           | 5    | 4            | 3       | 2  | 1      | 0                 |
|-----------|----|-------------|------|--------------|---------|----|--------|-------------------|
| SW Access |    |             |      | No           | one     |    |        |                   |
| HW Access |    |             |      | No           | one     |    |        |                   |
| Name      |    |             |      | None         | e [7:0] |    |        |                   |
| Bits      | 15 | 14          | 13   | 12           | 11      | 10 | 9      | 8                 |
| SW Access |    |             |      | No           | one     |    |        |                   |
| HW Access |    | None        |      |              |         |    |        |                   |
| Name      |    | None [15:8] |      |              |         |    |        |                   |
| Bits      | 23 | 22          | 21   | 20           | 19      | 18 | 17     | 16                |
| SW Access |    |             |      | None         |         |    |        | RW                |
| HW Access |    |             |      | None         |         |    |        | R                 |
| Name      |    |             |      | None [23:17] |         |    |        | SCB1_LOC<br>PBACK |
| Bits      | 31 | 30          | 29   | 28           | 27      | 26 | 25     | 24                |
| SW Access |    | None RW     |      |              |         |    |        |                   |
| HW Access |    |             | No   | one          |         |    |        | R                 |
| Name      |    |             | None | [31:26]      |         |    | SCB1 M | 1ODE [25:24]      |

| Bits    | Name          | Description                                                                                                                                                                                                                                                                                                                                      |
|---------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 25 : 24 | SCB1_MODE     | Submode of UART operation (3: Reserved) Default Value: 3                                                                                                                                                                                                                                                                                         |
|         |               | 0x0: UART_STD: Standard UART submode.                                                                                                                                                                                                                                                                                                            |
|         |               | <b>0x1: UART_SMARTCARD:</b> SmartCard (ISO7816) submode. Support for negative acknowledgement (NACK) on the receiver side and retransmission on the transmitter side.                                                                                                                                                                            |
|         |               | <b>0x2: UART_IRDA:</b> Infrared Data Association (IrDA) submode. Return to Zero modulation scheme. In this mode, the oversampling factor should be 16, that is OVS is 15.                                                                                                                                                                        |
| 16      | SCB1_LOOPBACK | Local loopback control (does NOT affect the information on the pins). When '0', the transmitter TX line is connected to the TX pin and the receiver RX line is connected to the RX pin. When '1', the transmitter TX line is connected to the receiver RX line. This allows a SCB UART transmitter to communicate with its receiver counterpart. |

Default Value: 0



# 10.1.53 SCB1\_UART\_TX\_CTRL

UART transmitter control register.

Address: 0x40070044
Retention: Retained

| Bits      | 7          | 6    | 5                           | 4               | 3      | 2                    | 1                          | 0       |
|-----------|------------|------|-----------------------------|-----------------|--------|----------------------|----------------------------|---------|
| SW Access | None       |      | RW                          | RW              | None   |                      | RW                         |         |
| HW Access | No         | one  | R                           | R               | None   |                      | R                          |         |
| Name      | None [7:6] |      | SCB1_PARI<br>TY_ENABL<br>ED | SCB1_PARI<br>TY | None   | SCB1_STOP_BITS [2:0] |                            | S [2:0] |
| Bits      | 15         | 14   | 13                          | 12              | 11     | 10                   | 9                          | 8       |
| SW Access |            |      |                             | None            |        |                      |                            | RW      |
| HW Access |            | None |                             |                 |        |                      |                            | R       |
| Name      |            |      |                             |                 |        |                      | SCB1_RET<br>RY_ON_NA<br>CK |         |
| Bits      | 23         | 22   | 21                          | 20              | 19     | 18                   | 17                         | 16      |
| SW Access |            |      |                             | No              | ne     |                      |                            |         |
| HW Access |            |      |                             | No              | ne     |                      |                            |         |
| Name      |            |      |                             | None [          | 23:16] |                      |                            |         |
| Bits      | 31         | 30   | 29                          | 28              | 27     | 26                   | 25                         | 24      |
| SW Access |            |      |                             | No              | ne     |                      |                            |         |
| HW Access |            | None |                             |                 |        |                      |                            |         |
| Name      |            |      |                             | None [          | 31:24] |                      |                            |         |

| Bits | Name                    | Description                                                                                                                                                                                                                                                  |
|------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8    | SCB1_RETRY_ON_NAC<br>K  | When '1', a data frame is retransmitted when a negative acknowledgement is received. Only applicable to the SmartCard submode.  Default Value: 0                                                                                                             |
| 5    | SCB1_PARITY_ENABLE<br>D | Parity generation enabled ('1') or not ('0'). Only applicable in standard UART submodes. In SmartCard submode, parity generation is always enabled through hardware. In IrDA submode, parity generation is always disabled through hardware Default Value: 0 |
| 4    | SCB1_PARITY             | Parity bit. When '0', the transmitter generates an even parity. When '1', the transmitter generates an odd parity. Only applicable in standard UART and SmartCard submodes. Default Value: 0                                                                 |
| 2:0  | SCB1_STOP_BITS          | Stop bits. STOP_BITS + 1 is the duration of the stop period in terms of halve bit periods. Valid range is [1, 7]; i.e. a stop period should last at least one bit period.  Default Value: 2                                                                  |



### 10.1.54 SCB1\_UART\_RX\_CTRL

UART receiver control register.

Address: 0x40070048 Retention: Retained

| Bits      | 7            | 6                 | 5                           | 4                 | 3       | 2                    | 1                                    | 0                                 |
|-----------|--------------|-------------------|-----------------------------|-------------------|---------|----------------------|--------------------------------------|-----------------------------------|
| SW Access | None RW      |                   | RW                          | RW                | None    | RW                   |                                      |                                   |
| HW Access | None         | R                 | R                           | R                 | None    | R                    |                                      |                                   |
| Name      | None         | SCB1_POL<br>ARITY | SCB1_PARI<br>TY_ENABL<br>ED | SCB1_PARI<br>TY   | None    | SCB1_STOP_BITS [2:0] |                                      | [2:0]                             |
| Bits      | 15           | 14                | 13                          | 12                | 11      | 10                   | 9                                    | 8                                 |
| SW Access | No           | ne                | RW                          | RW                | None    | RW                   | RW                                   | RW                                |
| HW Access | None         |                   | R                           | R                 | None    | R                    | R                                    | R                                 |
| Name      | None [15:14] |                   | SCB1_SKIP<br>_START         | SCB1_LIN_<br>MODE | None    | SCB1_MP_<br>MODE     | SCB1_DRO<br>P_ON_FRA<br>ME_ERRO<br>R | SCB1_DRO<br>P_ON_PARI<br>TY_ERROR |
| Bits      | 23           | 22                | 21                          | 20                | 19      | 18                   | 17                                   | 16                                |
| SW Access |              | No                | one                         |                   | RW      |                      |                                      |                                   |
| HW Access |              | No                | one                         |                   |         | i                    | ₹                                    |                                   |
| Name      |              | None              | [23:20]                     |                   | ;       | SCB1_BREAK           | _WIDTH [19:16                        | ]                                 |
| Bits      | 31           | 30                | 29                          | 28                | 27      | 26                   | 25                                   | 24                                |
| SW Access |              |                   |                             | No                | ne      |                      |                                      |                                   |
| HW Access |              | None              |                             |                   |         |                      |                                      |                                   |
| Name      |              |                   |                             | None [            | [31:24] |                      |                                      |                                   |

#### Bits Name

### Description

19:16 SCB1\_BREAK\_WIDTH

Break width. BREAK\_WIDTH + 1 is the minimum width in bit periods of a break. During a break the transmitted/received line value is '0'. This feature is useful for standard UART submode and LIN submode ("break field" detection). Once, the break is detected, the

INTR\_RX.BREAK\_DETECT bit is set to '1'. Note that break detection precedes baud rate detection, which is used to synchronize/refine the receiver clock to the transmitter clock. As a result, break detection operates with an unsynchronized/unrefined receiver clock. Therefore, the receiver's definition of a bit period is imprecise and the setting of this field should take this imprecision into account. The LIN standard also accounts for this imprecision: a LIN start bit followed by 8 data bits allows for up to 9 consecutive '0' bit periods during regular transmission, whereas the LIN break detection should be at least 13 consecutive '0' bit periods. This provides for a margin of 4 bit periods. Therefore, the default value of this field is set to 10, representing a minimal break field with of 10+1 = 11 bit periods; a value in between the 9 consecutive bit periods of a regular transmission and the 13 consecutive bit periods of a break field. This provides for slight imprecisions of the receiver clock wrt. the transmitter clock. There should not be a need to program this field to any value other than its default value.

Default Value: 10



### 10.1.54 SCB1\_UART\_RX\_CTRL (continued)

| 13 SCB1_SKI          | ti<br>s<br>fi<br>T<br>III<br>a<br>ti<br>fi<br>c<br>s | Only applicable in standard UART submode. When '1', the receiver skips start bit detection for the first received data frame. Instead, it synchronizes on the first received data frame bit, which should be a '1'. This functionality is intended for wake up from DeepSleep when receiving a data frame. The transition from idle ('1') to START ('0') on the RX line is used to wake up the CPU. The transition detection (and the associated wake up functionality) is performed by the GPIO2 P. The woken up CPU will enable the SCB's UART receiver functionality. Once enabled, it is assumed that the START bit is ongoing (the CPU wakeup and SCB enable time should be less than the START bit period). The SCB will synchronize to a '0' to '1' transition, which indicates the first data frame bit is received (first data frame bit should be '1'). After synchronization to the first data frame bit, the SCB will resume normal UART functionality: subsequent data frames will be synchronized on the receipt of a START bit.                              |
|----------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12 SCB1_LIN          | a<br>r<br>p<br>S<br>c<br>U<br>U<br>u<br>a<br>r       | Only applicable in standard UART submode. When '1', the receiver performs break detection and baud rate detection on the incoming data. First, break detection counts the amount of bit periods that have a line value of '0'. BREAK_WIDTH specifies the minum required amount of bit periods. Successful break detection sets the INTR_RX.BREAK_DETECT interrupt cause to '1'. Second, baud rate detection counts the amount of peripheral clock periods that are use to receive the synchronization byte (0x55; least significant bit first). The count is available through JART_RX_STATUS.BR_COUNTER. Successful baud rate detection sets the NTR_RX.BAUD_DETECT interrupt cause to '1' (BR_COUNTER is reliable). This functionality is used to synchronize/refine the receiver clock to the transmitter clock. The receiver software can use the BR_COUNTER value to set the right IP clock (from the programmable clock IP) to guarantee successful receipt of the first LIN data frame (Protected Identifier Field) after the synchronization byte. Default Value: 0 |
| 10 SCB1_MP           | F<br>r<br>c<br>s<br>c                                | Multi-processor mode. When '1', multi-processor mode is enabled. In this mode, RX_CTRL.DATA_WIDTH should indicate a 9-bit data frame. In multi-processor mode, the 9th received bit of a data frame seperates addresses (bit is '1') from data (bit is '0'). A received address is matched with RX_MATCH.DATA and RX_MATCH.MASK. In the case of a match, subsequent received data are sent to the RX FIFO. In the case of NO match, subsequent received data are dropped.  Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 9 SCB1_DR<br>E_ERROR | R t                                                  | Behaviour when an error is detected in a start or stop period. When '0', received data is send to the RX FIFO. When '1', received data is dropped and lost.  Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 8 SCB1_DR<br>Y_ERROR | t r                                                  | Behaviour when a parity check fails. When '0', received data is send to the RX FIFO. When '1', received data is dropped and lost. Only applicable in standard UART and SmartCard submodes (negatively acknowledged SmartCard data frames may be dropped with this field). Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 6 SCB1_PO            | fe                                                   | nverts incoming RX line signal. Inversion is after local loopback. This functionality is intended for IrDA receiver functionality.  Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 5 SCB1_PAI<br>D      | 0                                                    | Parity checking enabled ('1') or not ('0'). Only applicable in standard UART submode. In Smart-Card submode, parity checking is always enabled through hardware. In IrDA submode, parity checking is always disabled through hardware.  Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 4 SCB1_PAI           | p                                                    | Parity bit. When '0', the receiver expects an even parity. When '1', the receiver expects an odd parity. Only applicable in standard UART and SmartCard submodes.  Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



### 10.1.54 SCB1\_UART\_RX\_CTRL (continued)

Default Value: 2

2:0 SCB1\_STOP\_BITS

Stop bits. STOP\_BITS + 1 is the duration of the stop period in terms of halve bit periods. Valid range is [1, 7]; i.e. a stop period should last at least one bit period. If STOP\_BITS is '1', stop bits error detection is NOT performed. If STOP\_BITS is in [2, 7], stop bits error detection is performed and the associated interrupt cause INTR\_RX.FRAME\_ERROR is set to '1' if an error is detected. In other words, the receiver supports data frames with a 1 bit period stop bit sequence, but requires at least 1.5 bit period stop bit sequences to detect errors. This limitation is due to possible transmitter and receiver clock skew that prevents the design from doing reliable stop bit detection for short (1 bit bit period) stop bit sequences. Note that in case of a stop bits error, the successive data frames may get lost as the receiver needs to resynchronize its start bit detection. The amount of lost data frames depends on both the amount of stop bits, the idle ('1') time between data frames and the data frame value.



### 10.1.55 SCB1\_UART\_RX\_STATUS

UART receiver status register.

Address: 0x4007004C Retention: Not Retained

| Bits      | 7  | 7 6 5 4 3 2 1       |    |           |              |                        |    |    |  |
|-----------|----|---------------------|----|-----------|--------------|------------------------|----|----|--|
| SW Access |    |                     |    | ·         | ₹            |                        |    |    |  |
| HW Access |    |                     |    | V         | V            |                        |    |    |  |
| Name      |    |                     |    | SCB1_BR_C | OUNTER [7:0] | l                      |    |    |  |
| Bits      | 15 | 15 14 13 12 11 10 9 |    |           |              |                        |    | 8  |  |
| SW Access | ,  | None R              |    |           |              |                        |    |    |  |
| HW Access |    | None                |    |           |              | W                      |    |    |  |
| Name      |    | None [15:12]        |    |           |              | SCB1_BR_COUNTER [11:8] |    |    |  |
| Bits      | 23 | 22                  | 21 | 20        | 19           | 18                     | 17 | 16 |  |
| SW Access |    |                     |    | No        | ne           |                        |    |    |  |
| HW Access |    |                     |    | No        | one          |                        |    |    |  |
| Name      |    |                     |    | None      | [23:16]      |                        |    |    |  |
| Bits      | 31 | 30                  | 29 | 28        | 27           | 26                     | 25 | 24 |  |
| SW Access |    |                     |    | No        | ne           |                        |    |    |  |
| HW Access |    |                     |    | No        | one          |                        |    |    |  |
| Name      |    |                     |    | None      | [31:24]      |                        |    |    |  |

Bits Name Description

11:0 SCB1\_BR\_COUNTER

Amount of peripheral clock periods that constitute the transmission of a 0x55 data frame (sent least signficant bit first) as determined by the receiver. BR\_COUNTER / 8 is the amount of peripheral clock periods that constitute a bit period. This field has valid data when INTR\_RX.BAUD\_DETECT is set to '1'.



# 10.1.56 SCB1\_I2C\_CTRL

I2C control register.
Address: 0x40070060
Retention: Retained

| Bits      | 7                                      | 6                                      | 5                             | 4                             | 3                             | 2          | 1                                      | 0                             |
|-----------|----------------------------------------|----------------------------------------|-------------------------------|-------------------------------|-------------------------------|------------|----------------------------------------|-------------------------------|
| SW Access |                                        | R                                      | W                             |                               | RW                            |            |                                        |                               |
| HW Access |                                        | F                                      | ₹                             |                               |                               |            | R                                      |                               |
| Name      | 5                                      | CB1_LOW_PH                             | HASE_OVS [7:                  | 4]                            | S                             | CB1_HIGH_P | HASE_OVS [3:                           | 0]                            |
| Bits      | 15                                     | 14                                     | 13                            | 12                            | 11                            | 10         | 9                                      | 8                             |
| SW Access | RW                                     | RW                                     | RW                            | RW                            | RW                            | None       | RW                                     | RW                            |
| HW Access | R                                      | R                                      | R                             | R                             | R                             | None       | R                                      | R                             |
| Name      | SCB1_S_N<br>OT_READY<br>_DATA_NA<br>CK | SCB1_S_N<br>OT_READY<br>_ADDR_NA<br>CK | SCB1_S_R<br>EADY_DAT<br>A_ACK | SCB1_S_R<br>EADY_ADD<br>R_ACK | SCB1_S_G<br>ENERAL_I<br>GNORE | None       | SCB1_M_N<br>OT_READY<br>_DATA_NA<br>CK | SCB1_M_R<br>EADY_DAT<br>A_ACK |
| Bits      | 23                                     | 22                                     | 21                            | 20                            | 19                            | 18         | 17                                     | 16                            |
| SW Access |                                        |                                        |                               | None                          |                               |            |                                        | RW                            |
| HW Access |                                        |                                        |                               | None                          |                               |            |                                        | R                             |
| Name      |                                        |                                        |                               | None [23:17]                  |                               |            |                                        | SCB1_LOO<br>PBACK             |
| Bits      | 31                                     | 30                                     | 29                            | 28                            | 27                            | 26         | 25                                     | 24                            |
| SW Access | RW                                     | RW                                     |                               |                               | No                            | ne         |                                        |                               |
| HW Access | R                                      | R                                      |                               |                               | No                            | ne         |                                        |                               |
|           |                                        |                                        | None None [29:24]             |                               |                               |            |                                        |                               |

| Bits | Name             | Description                                                                                                                                                                                                                                                                                                                                                                                |
|------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | SCB1_MASTER_MODE | Master mode enabled ('1') or not ('0'). Note that both master and slave modes can be enabled at the same time. This allows the IP to address itself.  Default Value: 0                                                                                                                                                                                                                     |
| 30   | SCB1_SLAVE_MODE  | Slave mode enabled ('1') or not ('0').<br>Default Value: 0                                                                                                                                                                                                                                                                                                                                 |
| 16   | SCB1_LOOPBACK    | Local loopback control (does NOT affect the information on the pins). Only applicable in master/ slave mode. When '0', the I2C SCL and SDA lines are connected to the I2C SCL and SDA pins. When '1', I2C SCL and SDA lines are routed internally in the peripheral, and as a result unaffected by other I2C devices. This allows a SCB I2C peripheral to address itself. Default Value: 0 |



# 10.1.56 SCB1\_I2C\_CTRL (continued)

| 15 | SCB1_S_NOT_READY_D<br>ATA_NACK | For internally clocked logic only. Only used when: - non EZ mode. Functionality is as follows: - 1: a received data element byte the slave is immediately NACK'd when the receiver FIFO is full 0: clock stretching is performed (till the receiver FIFO is no longer full). Default Value: 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14 | SCB1_S_NOT_READY_A<br>DDR_NACK | For internally clocked logic (EC_AM is '0' and EC_OP is '0') on an address match or general call address (and S_GENERAL_IGNORE is '0'). Only used when:  - EC_AM is '0', EC_OP is '0' and non EZ mode.  Functionality is as follows:  - 1: a received (matching) slave address is immediately NACK'd when the receiver FIFO is full.  - 0: clock stretching is performed (till the receiver FIFO is no longer full).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|    |                                | For externally clocked logic (EC_AM is '1') on an address match or general call address (and S_GENERAL_IGNORE is '0'). Only used when (NOT used when EC_AM is '1' and EC_OP is '1' and address match and EZ mode):  - EC_AM is '1' and EC_OP is '0'.  - EC_AM is '1' and general call address match.  - EC_AM is '1' and non EZ mode.  Functionality is as follows:  - 1: a received (matching or general) slave address is always immediately NACK'd. There are two possibilities: 1). the internally clocked logic is enabled (we are in Active system power mode) and it handles the rest of the current transfer. In this case the I2C master will not observe the NACK. 2). the internally clocked logic is not enabled (we are in DeepSleep system power mode). In this case the I2C master will observe the NACK and may retry the transfer in the future (which gives the internally clocked logic the time to wake up from DeepSleep system power mode).  - 0: clock stretching is performed (till the internally clocked logic takes over). The internally clocked logic will handle the ongoing transfer as soon as it is enabled.  Default Value: 1 |
| 13 | SCB1_S_READY_DATA_<br>ACK      | When '1', a received data element by the slave is immediately ACK'd when the receiver FIFO is not full. In EZ mode, this field should be set to '1'.  Default Value: 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 12 | SCB1_S_READY_ADDR_<br>ACK      | When '1', a received (matching) slave address is immediately ACK'd when the receiver FIFO is not full. In EZ mode, this field should be set to '1'.  Default Value: 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 11 | SCB1_S_GENERAL_IGN<br>ORE      | When '1', a received general call slave address is immediately NACK'd (no ACK or clock stretching) and treated as a non matching slave address. This is useful for slaves that do not need any data supplied within the general call structure.  Default Value: 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 9  | SCB1_M_NOT_READY_<br>DATA_NACK | When '1', a received data element byte the master is immediately NACK'd when the receiver FIFO is full. When '0', clock stretching is used instead (till the receiver FIFO is no longer full). Default Value: 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 8  | SCB1_M_READY_DATA_<br>ACK      | When '1', a received data element by the master is immediately ACK'd when the receiver FIFO is not full.  Default Value: 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



#### 10.1.56 SCB1\_I2C\_CTRL (continued)

7:4 SCB1\_LOW\_PHASE\_OV

Serial I2C interface low phase oversampling factor. LOW\_PHASE\_OVS + 1 peripheral clock periods constitute the low phase of a bit period. The valid range is [7, 15] with input signal median filtering and [6, 15] without input signal median filtering.

The field is only used in master mode. In slave mode, the field is NOT used. However, there is a frequency requirement for the IP clock wrt. the regular (no stretching) interface (IF) low time to guarantee functional correct behavior. With input signal median filtering, the IF low time should be >= 8 IP clock cycles and <= 16 IP clock cycles. Without input signal median filtering, the IF low time should be >= 7 IP clock cycles and <= 16 IP clock cycles. Default Value: 8

3:0 SCB1\_HIGH\_PHASE\_OV

Serial I2C interface high phase oversampling factor. HIGH\_PHASE\_OVS + 1 peripheral clock periods constitute the high phase of a bit period. The valid range is [5, 15] with input signal median filtering and [4, 15] without input signal median filtering.

The field is only used in master mode. In slave mode, the field is NOT used. However, there is a frequency requirement for the IP clock wrt. the regular interface (IF) high time to guarantee functional correct behavior. With input signal median filtering, the IF high time should be >= 6 IP clock cycles and <= 16 IP clock cycles. Without input signal median filtering, the IF high time should be >= 5 IP clock cycles and <= 16 IP clock cycles.

Default Value: 8



# 10.1.57 SCB1\_I2C\_STATUS

I2C status register.
Address: 0x40070064
Retention: Not Retained

| Bits      | 7    | 6                   | 5               | 4               | 3      | 2          | 1  | 0         |
|-----------|------|---------------------|-----------------|-----------------|--------|------------|----|-----------|
| SW Access | No   | ne                  | R               | R               |        | None       |    | R         |
| HW Access | No   | one                 | W               | W               |        | None       |    | W         |
| Name      | None | e [7:6]             | SCB1_M_R<br>EAD | SCB1_S_R<br>EAD |        | None [3:1] |    | SCB1_BUSY |
| Bits      | 15   | 14                  | 13              | 12              | 11     | 10         | 9  | 8         |
| SW Access |      |                     |                 | F               | ₹      |            |    |           |
| HW Access |      | W                   |                 |                 |        |            |    |           |
| Name      |      | SCB1_EZ_ADDR [15:8] |                 |                 |        |            |    |           |
| Bits      | 23   | 22                  | 21              | 20              | 19     | 18         | 17 | 16        |
| SW Access |      |                     |                 | No              | ne     |            |    |           |
| HW Access |      |                     |                 | No              | ne     |            |    |           |
| Name      |      |                     |                 | None [          | 23:16] |            |    |           |
| Bits      | 31   | 30                  | 29              | 28              | 27     | 26         | 25 | 24        |
| SW Access |      |                     |                 | No              | ne     |            |    |           |
| HW Access |      |                     |                 | No              | ne     |            |    |           |
| Name      |      |                     |                 | None [          | 31:241 |            |    |           |

| Bits   | Name         | Description                                                                                                                                                                                                                     |
|--------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 : 8 | SCB1_EZ_ADDR | I2C slave EZ address. This field is only reliable in internally clocked mode. In externally clocked mode the field may be unreliable, as clock domain synchronization is not performed in the design.  Default Value: Undefined |
| 5      | SCB1_M_READ  | I2C master read transfer ('1') or I2C master write transfer ('0'). When the I2C master is inactive/idle or transmitting START, REPEATED START, STOP or an address, this field is '0". Default Value: 0                          |
| 4      | SCB1_S_READ  | I2C slave read transfer ('1') or I2C slave write transfer ('0'). When the I2C slave is inactive/idle or receiving START, REPEATED START, STOP or an address, this field is '0". Default Value: 0                                |



### 10.1.57 SCB1\_I2C\_STATUS (continued)

0 SCB1\_BUS\_BUSY

I2C bus is busy. The bus is considered busy ('1'), from the time a START is detected or from the time the SCL line is '0'. The bus is considered idle ('0'), from the time a STOP is detected. If the IP is disabled, BUS\_BUSY is '0'. After enabling the IP, it takes time for the BUS\_BUSY to detect a busy bus. This time is the maximum high time of the SCL line. For a 100 kHz interface frequency, this maximum high time may last roughly 5 us (half a bit period).

For single master systems, BUS\_BUSY does not have to be used to detect an idle bus before a master starts a transfer using I2C\_M\_CMD.M\_START (no bus collisions).

For multi-master systems, BUS\_BUSY can be used to detect an idle bus before a master starts a transfer using I2C\_M\_CMD.M\_START\_ON\_IDLE (to prevent bus collisions). Default Value: 0



# 10.1.58 SCB1\_I2C\_M\_CMD

I2C master command register.

Address: 0x40070068
Retention: Not Retained

| Bits      | 7  | 6          | 5  | 4               | 3               | 2              | 1                            | 0                |
|-----------|----|------------|----|-----------------|-----------------|----------------|------------------------------|------------------|
| SW Access |    | None       |    | RW              | RW              | RW             | RW                           | RW               |
| HW Access |    | None       |    | RW1C            | RW1C            | RW1C           | RW1C                         | RW1C             |
| Name      |    | None [7:5] |    | SCB1_M_S<br>TOP | SCB1_M_N<br>ACK | SCB1_M_A<br>CK | SCB1_M_S<br>TART_ON_I<br>DLE | SCB1_M_S<br>TART |
| Bits      | 15 | 14         | 13 | 12              | 11              | 10             | 9                            | 8                |
| SW Access |    |            |    | No              | ne              |                |                              |                  |
| HW Access |    | None       |    |                 |                 |                |                              |                  |
| Name      |    |            |    | None            | [15:8]          |                |                              |                  |
| Bits      | 23 | 22         | 21 | 20              | 19              | 18             | 17                           | 16               |
| SW Access |    |            |    | No              | ne              |                |                              |                  |
| HW Access |    |            |    | No              | ne              |                |                              |                  |
| Name      |    |            |    | None            | [23:16]         |                |                              |                  |
| Bits      | 31 | 30         | 29 | 28              | 27              | 26             | 25                           | 24               |
| SW Access |    |            |    | No              | ne              |                |                              |                  |
| HW Access |    |            |    | No              | ne              |                |                              |                  |
| Name      |    |            |    | None            | [31:24]         |                |                              |                  |

| Bits | Name        | Description                                                                                                                                                                                                                                                                                             |
|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4    | SCB1_M_STOP | When '1', attempt to transmit a STOP. When this action is performed, the hardware sets this field to '0'. This command has a higher priority than I2C_M_CMD.M_START: in situations where both a STOP and a REPEATED START could be transmitted, M_STOP takes precedence over M_START.  Default Value: 0 |
| 3    | SCB1_M_NACK | When '1', attempt to transmit a negative acknowledgement (NACK). When this action is performed, the hardware sets this field to '0'.  Default Value: 0                                                                                                                                                  |
| 2    | SCB1_M_ACK  | When '1', attempt to transmit an acknowledgement (ACK). When this action is performed, the hardware sets this field to '0'.  Default Value: 0                                                                                                                                                           |



### 10.1.58 SCB1\_I2C\_M\_CMD (continued)

SCB1\_M\_START\_ON\_ID

LE

1

When '1', transmit a START as soon as the bus is idle (I2C\_STATUS.BUS\_BUSY is '0', note that BUSY has a default value of '0'). For bus idle detection the hardware relies on STOP detection. As a result, bus idle detection is only functional after at least one I2C bus transfer has been detected on the bus (default/reset value of BUSY is '0'). A START is only transmitted when the master state machine is in the default state. When this action is performed, the hardware sets this field to '0'.

Default Value: 0

0 SCB1\_M\_START

When '1', transmit a START or REPEATED START. Whether a START or REPEATED START is transmitted depends on the state of the master state machine. A START is only transmitted when the master state machine is in the default state. A REPEATED START is transmitted when the master state machine is not in the default state, but is working on an ongoing transaction. The REPEATED START can only be transmitted after a NACK or ACK has been received for a transmitted data element or after a NACK has been transmitted for a received data element.

When this action is performed, the hardware sets this field to '0'.

Default Value: 0



# 10.1.59 SCB1\_I2C\_S\_CMD

I2C slave command register.

Address: 0x4007006C Retention: Not Retained

| Bits      | 7  | 7 6 5 4 3 2 1 0     |      |         |         |    |                 |                |
|-----------|----|---------------------|------|---------|---------|----|-----------------|----------------|
| SW Access |    | None RW RV          |      |         |         |    |                 | RW             |
| HW Access |    |                     | No   | ne      |         |    | RW1C            | RW1C           |
| Name      |    |                     | None | : [7:2] |         |    | SCB1_S_N<br>ACK | SCB1_S_A<br>CK |
| Bits      | 15 | 15 14 13 12 11 10 9 |      |         |         |    |                 | 8              |
| SW Access |    |                     |      | No      | ne      |    |                 |                |
| HW Access |    | None                |      |         |         |    |                 |                |
| Name      |    |                     |      | None    | [15:8]  |    |                 |                |
| Bits      | 23 | 22                  | 21   | 20      | 19      | 18 | 17              | 16             |
| SW Access |    |                     |      | No      | ne      |    | '               |                |
| HW Access |    |                     |      | No      | ne      |    |                 |                |
| Name      |    |                     |      | None    | [23:16] |    |                 |                |
| Bits      | 31 | 30                  | 29   | 28      | 27      | 26 | 25              | 24             |
| SW Access |    |                     |      | No      | ne      |    |                 |                |
| HW Access |    |                     |      | No      | ne      |    |                 |                |
| Name      |    |                     |      | None    | [31:24] |    |                 |                |

| Bits | Name        | Description                                                                                                                                                                                                                                                                                                                                                |
|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | SCB1_S_NACK | When '1', attempt to transmit a negative acknowledgement (NACK). When this action is performed, the hardware sets this field to '0'. In EZ mode, this field should be set to '0' (it is only to be used in non EZ mode). This command has a higher priority than I2C_S_CMD.S_ACK, I2C_CTRL.S_READY_ADDR_ACK or I2C_CTRL.S_READY_DATA_ACK. Default Value: 0 |
| 0    | SCB1_S_ACK  | When '1', attempt to transmit an acknowledgement (ACK). When this action is performed, the hardware sets this field to '0'. In EZ mode, this field should be set to '0' (it is only to be used in non EZ mode).  Default Value: 0                                                                                                                          |



# 10.1.60 SCB1\_I2C\_CFG

I2C configuration register.
Address: 0x40070070
Retention: Retained

| Bits      | 7            | 6                 | 5    | 4                          | 3                                  | 2                            | 1                               | 0                   |
|-----------|--------------|-------------------|------|----------------------------|------------------------------------|------------------------------|---------------------------------|---------------------|
| SW Access | R            | W                 | R    | RW                         |                                    | W                            | RW                              |                     |
| HW Access | F            | ₹                 | F    | ₹                          | F                                  | ₹                            | 1                               | ₹                   |
| Name      | III          | _FILT_TRIM<br>:6] |      | SCB1_SCL_FILT_HYS<br>[5:4] |                                    | SCB1_SDA_FILT_TRIM [3:2]     |                                 | _FILT_HYS<br>:0]    |
| Bits      | 15           | 14                | 13   | 12                         | 11                                 | 10                           | 9                               | 8                   |
| SW Access |              | None              |      |                            |                                    | W                            | RW                              |                     |
| HW Access |              | No                | ne   |                            | F                                  | ₹                            | R                               |                     |
| Name      | None [15:12] |                   |      |                            | SCB1_SDA_FILT_OUT_T<br>RIM [11:10] |                              | SCB1_SDA_FILT_OUT_H<br>YS [9:8] |                     |
| Bits      | 23           | 22                | 21   | 20                         | 19                                 | 18                           | 17                              | 16                  |
| SW Access |              |                   | No   | one                        |                                    |                              | RW                              | RW                  |
| HW Access |              |                   | No   | one                        |                                    |                              | R                               | R                   |
| Name      |              |                   | None | [23:18]                    |                                    |                              | SCB1_SDA<br>_FILT_ENA<br>BLED   | SCB1_SDA            |
| Bits      | 31           | 30                | 29   | 28                         | 27                                 | 26                           | 25                              | 24                  |
| SW Access |              | No                | ne   |                            | RW                                 | RW                           | RW                              | RW                  |
| HW Access |              | No                | ne   |                            | R                                  | R                            | R                               | R                   |
| Name      |              | None [31:28]      |      |                            | SCB1_SDA<br>_FILT_OUT<br>_ENABLED  | SCB1_SDA<br>_FILT_OUT<br>_HS | SCB1_SCL<br>_FILT_ENA<br>BLED   | SCB1_SC<br>_FILT_HS |

| Bits | Name                          | Description                                                      |
|------|-------------------------------|------------------------------------------------------------------|
| 27   | SCB1_SDA_FILT_OUT_E<br>NABLED | I2C SDA output delay filter enabled.<br>Default Value: 0         |
| 26   | SCB1_SDA_FILT_OUT_H<br>S      | When '0': 50 ns filter. When '1': 10 ns filter. Default Value: 0 |
| 25   | SCB1_SCL_FILT_ENABL<br>ED     | I2C SCL filter enabled.<br>Default Value: 1                      |
| 24   | SCB1_SCL_FILT_HS              | When '0': 50 ns filter. When '1': 10 ns filter. Default Value: 0 |
| 17   | SCB1_SDA_FILT_ENABL<br>ED     | I2C SDA filter enabled.<br>Default Value: 1                      |
| 16   | SCB1_SDA_FILT_HS              | When '0': 50 ns filter. When '1': 10 ns filter. Default Value: 0 |



# 10.1.60 SCB1\_I2C\_CFG (continued)

| 11 : 10 | SCB1_SDA_FILT_OUT_T<br>RIM | Trim bits for the I2C SDA filter in the SDA output path (for SCL to SDA hold delay). Default Value: $\bf 3$ |
|---------|----------------------------|-------------------------------------------------------------------------------------------------------------|
| 9:8     | SCB1_SDA_FILT_OUT_H<br>YS  | Trim bits for the I2C SDA filter in the SDA output path (for SCL to SDA hold delay). Default Value: $\bf 2$ |
| 7:6     | SCB1_SCL_FILT_TRIM         | Trim bits for the I2C SCL filter. Default Value: 2                                                          |
| 5:4     | SCB1_SCL_FILT_HYS          | Trim bits for the I2C SCL filter. Default Value: 2                                                          |
| 3:2     | SCB1_SDA_FILT_TRIM         | Trim bits for the I2C SDA filter. Default Value: 2                                                          |
| 1:0     | SCB1_SDA_FILT_HYS          | Trim bits for the I2C SDA filter. Default Value: 2                                                          |



# 10.1.61 SCB1\_TX\_CTRL

Transmitter control register.

Address: 0x40070200 Retention: Retained

| Bits      | 7                | 6                                | 5            | 4    | 3       | 2  | 1  | 0  |  |  |
|-----------|------------------|----------------------------------|--------------|------|---------|----|----|----|--|--|
| SW Access | 1                | None RW                          |              |      |         |    |    |    |  |  |
| HW Access | Ï                | None R                           |              |      |         |    |    |    |  |  |
| Name      |                  | None [7:4] SCB1_DATA_WIDTH [3:0] |              |      |         |    | ]  |    |  |  |
| Bits      | 15               | 14                               | 13           | 12   | 11      | 10 | 9  | 8  |  |  |
| SW Access |                  |                                  |              | None |         |    |    | RW |  |  |
| HW Access | Ï                |                                  |              | None |         |    |    | R  |  |  |
| Name      |                  | None [15:9]                      |              |      |         |    |    |    |  |  |
| Bits      | 23               | 22                               | 21           | 20   | 19      | 18 | 17 | 16 |  |  |
| SW Access |                  |                                  |              | No   | ne      |    |    |    |  |  |
| HW Access | Ï                |                                  |              | No   | one     |    |    |    |  |  |
| Name      |                  |                                  |              | None | [23:16] |    |    |    |  |  |
| Bits      | 31               | 30                               | 29           | 28   | 27      | 26 | 25 | 24 |  |  |
| SW Access | RW               |                                  |              |      | None    |    |    |    |  |  |
| HW Access | R                |                                  |              |      | None    |    |    |    |  |  |
| Name      | SCB1_ENA<br>BLED |                                  | None [30:24] |      |         |    |    |    |  |  |

| Bits | Name            | Description                                                                                                                                                                                                                                                                     |
|------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | SCB1_ENABLED    | Transmitter enabled. The transmitter should be enabled for all protocols that transmit data (from either the EZ memory or from the TX FIFO). If not enabled, the protocol may not function as it does not get data to transmit.  Default Value: 0                               |
| 8    | SCB1_MSB_FIRST  | Least significant bit first ('0') or most significant bit first ('1'). For I2C, this field should be '1'. Default Value: 1                                                                                                                                                      |
| 3:0  | SCB1_DATA_WIDTH | Dataframe width. DATA_WIDTH + 1 is the amount of bits in a transmitted data frame. This number does not include start, parity and stop bits. For UART mode, the valid range is [3, 8]. For SPI, the valid range is [3, 15]. For I2C the only valid value is 7. Default Value: 7 |



# 10.1.62 SCB1\_TX\_FIFO\_CTRL

Transmitter FIFO control register.

Address: 0x40070204 Retention: Retained

| Bits      | 7                 | 6    | 5      | 4      | 3                    | 2  | 1               | 0              |  |
|-----------|-------------------|------|--------|--------|----------------------|----|-----------------|----------------|--|
| SW Access |                   | RW   |        |        |                      |    |                 |                |  |
| HW Access |                   | None |        |        |                      |    |                 |                |  |
| Name      | None [7:3] SCB1_T |      |        |        | _TRIGGER_LEVEL [2:0] |    |                 |                |  |
| Bits      | 15                | 14   | 13     | 12     | 11                   | 10 | 9               | 8              |  |
| SW Access |                   | None |        |        |                      |    |                 |                |  |
| HW Access |                   |      |        | No     | one                  |    |                 |                |  |
| Name      |                   |      |        | None   | [15:8]               |    |                 |                |  |
| Bits      | 23                | 22   | 21     | 20     | 19                   | 18 | 17              | 16             |  |
| SW Access |                   |      | No     | ne     |                      |    | RW              | RW             |  |
| HW Access |                   |      | No     | ne     |                      |    | R               | R              |  |
| Name      |                   |      | None [ | 23:18] |                      |    | SCB1_FRE<br>EZE | SCB1_CLE<br>AR |  |
| Bits      | 31                | 30   | 29     | 28     | 27                   | 26 | 25              | 24             |  |
| SW Access |                   |      |        | No     | one                  |    |                 |                |  |
| HW Access |                   |      |        | No     | one                  |    |                 |                |  |
| Name      |                   |      |        | None   | [31:24]              |    |                 |                |  |

| Bits | Name               | Description                                                                                                                                                                                                                                                                                                                                                                                                  |
|------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17   | SCB1_FREEZE        | When '1', hardware reads from the transmitter FIFO do not remove FIFO entries. Freeze will not advance the TX FIFO read pointer.  Default Value: 0                                                                                                                                                                                                                                                           |
| 16   | SCB1_CLEAR         | When '1', the transmitter FIFO and transmitter shift register are cleared/invalidated. Invalidation will last for as long as this field is '1'. If a quick clear/invalidation is required, the field should be set to '1' and be followed by a set to '0'. If a clear/invalidation is required for an extended time period, the field should be set to '1' during the complete time period. Default Value: 0 |
| 2:0  | SCB1_TRIGGER_LEVEL | Trigger level. When the transmitter FIFO has less entries than the amount of this field, a transmitter trigger event is generated.  Default Value: 0                                                                                                                                                                                                                                                         |



# 10.1.63 SCB1\_TX\_FIFO\_STATUS

Transmitter FIFO status register.

Address: 0x40070208 Retention: Not Retained

| Bits      | 7                 | 6          | 5            | 4  | 3    | 2                   | 1            | 0     |  |
|-----------|-------------------|------------|--------------|----|------|---------------------|--------------|-------|--|
| SW Access |                   | No         | R            |    |      |                     |              |       |  |
| HW Access |                   | No         | one          |    |      | W                   |              |       |  |
| Name      |                   | None [7:4] |              |    |      |                     | SED [3:0]    |       |  |
| Bits      | 15                | 14         | 13           | 12 | 11   | 10                  | 9            | 8     |  |
| SW Access | R                 |            | '            |    | None |                     |              |       |  |
| HW Access | W                 |            |              |    | None |                     |              |       |  |
| Name      | SCB1_SR_<br>VALID |            | None [14:8]  |    |      |                     |              |       |  |
| Bits      | 23                | 22         | 21           | 20 | 19   | 18                  | 17           | 16    |  |
| SW Access |                   |            | None         |    |      | R                   |              |       |  |
| HW Access |                   |            | None         |    |      | W                   |              |       |  |
| Name      |                   |            | None [23:19] |    |      | SCE                 | 31_RD_PTR [1 | 8:16] |  |
| Bits      | 31                | 30         | 29           | 28 | 27   | 26                  | 25           | 24    |  |
| SW Access |                   |            | None         |    |      |                     | R            |       |  |
| HW Access |                   |            | None         |    |      |                     | W            |       |  |
| Name      | ii ii             |            | None [31:27] |    |      | SCB1_WR_PTR [26:24] |              |       |  |

| Bits    | Name          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 26 : 24 | SCB1_WR_PTR   | FIFO write pointer: FIFO location at which a new data frame is written. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 18 : 16 | SCB1_RD_PTR   | FIFO read pointer: FIFO location from which a data frame is read by the hardware. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 15      | SCB1_SR_VALID | Indicates whether the TX shift registers holds a valid data frame ('1') or not ('0'). The shift register can be considered the top of the TX FIFO (the data frame is not included in the USED field of the TX FIFO). The shift register is a working register and holds the data frame that is currently transmitted (when the protocol state machine is transmitting a data frame) or the data frame that is transmitted next (when the protocol state machine is not transmitting a data frame). Default Value: 0 |
| 3:0     | SCB1_USED     | Amount of enties in the transmitter FIFO. The value of this field ranges from 0 to 8. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                              |



# 10.1.64 SCB1\_TX\_FIFO\_WR

Transmitter FIFO write register.

Address: 0x40070240
Retention: Not Retained

| Bits      | 7  | 6               | 5  | 4       | 3          | 2  | 1  | 0  |  |  |
|-----------|----|-----------------|----|---------|------------|----|----|----|--|--|
| SW Access |    | V               |    |         |            |    |    |    |  |  |
| HW Access | R  |                 |    |         |            |    |    |    |  |  |
| Name      |    | SCB1_DATA [7:0] |    |         |            |    |    |    |  |  |
| Bits      | 15 | 14              | 13 | 12      | 11         | 10 | 9  | 8  |  |  |
| SW Access | W  |                 |    |         |            |    |    |    |  |  |
| HW Access | R  |                 |    |         |            |    |    |    |  |  |
| Name      |    |                 |    | SCB1_DA | ATA [15:8] |    |    |    |  |  |
| Bits      | 23 | 22              | 21 | 20      | 19         | 18 | 17 | 16 |  |  |
| SW Access |    |                 |    | No      | ne         |    |    |    |  |  |
| HW Access |    |                 |    | No      | ne         |    |    |    |  |  |
| Name      |    |                 |    | None [  | 23:16]     |    |    |    |  |  |
| Bits      | 31 | 30              | 29 | 28      | 27         | 26 | 25 | 24 |  |  |
| SW Access |    |                 |    | No      | ne         |    |    |    |  |  |
| HW Access |    |                 |    | No      | ne         |    |    |    |  |  |
| Name      |    |                 |    | None [  | 31:241     |    |    |    |  |  |

| Bits   | Name      | Description                                                                                                     |
|--------|-----------|-----------------------------------------------------------------------------------------------------------------|
| 15 : 0 | SCB1_DATA | Data frame written into the transmitter FIFO. Behavior is similar to that of a PUSH operation. Default Value: 0 |



# 10.1.65 SCB1\_RX\_CTRL

Receiver control register.
Address: 0x40070300
Retention: Retained

| Bits      | 7                | 6       | 5               | 4                  | 3            | 2         | 1             | 0  |
|-----------|------------------|---------|-----------------|--------------------|--------------|-----------|---------------|----|
| SW Access |                  | None RW |                 |                    |              |           |               |    |
| HW Access |                  | No      | one             |                    |              |           | R             |    |
| Name      |                  | None    | e [7:4]         |                    |              | SCB1_DATA | \_WIDTH [3:0] |    |
| Bits      | 15               | 14      | 13              | 12                 | 11           | 10        | 9             | 8  |
| SW Access |                  |         | No              | ne                 |              |           | RW            | RW |
| HW Access |                  |         | No              | one                |              |           | R             | R  |
| Name      |                  |         | SCB1_MED<br>IAN | SCB1_MSB<br>_FIRST |              |           |               |    |
| Bits      | 23               | 22      | 21              | 20                 | 19           | 18        | 17            | 16 |
| SW Access |                  |         |                 | No                 | ne           |           |               |    |
| HW Access |                  |         |                 | No                 | one          |           |               |    |
| Name      |                  |         |                 | None               | [23:16]      |           |               |    |
| Bits      | 31               | 30      | 29              | 28                 | 27           | 26        | 25            | 24 |
| SW Access | RW               |         |                 |                    | None         |           |               |    |
| HW Access | R                |         |                 |                    | None         |           |               |    |
| Name      | SCB1_ENA<br>BLED |         |                 |                    | None [30:24] |           |               |    |

| Bits | Name            | Description                                                                                                                                                                                                                                                                                                                                       |
|------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | SCB1_ENABLED    | Receiver enabled. The receiver should be enabled for all protocols that receive data (to either the EZ memory or to the RX FIFO). If not enabled, the protocol may not function or received data may get lost.  Default Value: 0                                                                                                                  |
| 9    | SCB1_MEDIAN     | Median filter. When '1', a digital 3 taps median filter is performed on input interface lines. This filter should reduce the susceptability to errors. However, its requires higher oversampling values. For UART IrDA submode, this field should always be '1'.  Default Value: 0                                                                |
| 8    | SCB1_MSB_FIRST  | Least significant bit first ('0') or most significant bit first ('1'). For I2C, this field should be '1'. Default Value: 1                                                                                                                                                                                                                        |
| 3:0  | SCB1_DATA_WIDTH | Dataframe width. DATA_WIDTH + 1 is the expected amount of bits in received data frame. This number does not include start, parity and stop bits. For UART mode, the valid range is [3, 8]. For SPI, the valid range is [3, 15]. For I2C the only valid value is 7. In EZ mode (for both SPI and I2C), the only valid value is 7. Default Value: 7 |



# 10.1.66 SCB1\_RX\_FIFO\_CTRL

Receiver FIFO control register.

Address: 0x40070304 Retention: Retained

| Bits      | 7  | 6                 | 5      | 4       | 3       | 2  | 1                    | 0              |  |  |  |
|-----------|----|-------------------|--------|---------|---------|----|----------------------|----------------|--|--|--|
| SW Access |    |                   | RW     |         |         |    |                      |                |  |  |  |
| HW Access |    |                   | R      |         |         |    |                      |                |  |  |  |
| Name      |    | None [7:3] SCB1_T |        |         |         |    | _TRIGGER_LEVEL [2:0] |                |  |  |  |
| Bits      | 15 | 14                | 13     | 12      | 11      | 10 | 9                    | 8              |  |  |  |
| SW Access |    | None              |        |         |         |    |                      |                |  |  |  |
| HW Access |    |                   |        | No      | one     |    |                      |                |  |  |  |
| Name      |    |                   |        | None    | [15:8]  |    |                      |                |  |  |  |
| Bits      | 23 | 22                | 21     | 20      | 19      | 18 | 17                   | 16             |  |  |  |
| SW Access |    |                   | No     | ne      |         |    | RW                   | RW             |  |  |  |
| HW Access |    |                   | No     | ne      |         |    | R                    | R              |  |  |  |
| Name      |    |                   | None [ | [23:18] |         |    | SCB1_FRE<br>EZE      | SCB1_CLE<br>AR |  |  |  |
| Bits      | 31 | 30                | 29     | 28      | 27      | 26 | 25                   | 24             |  |  |  |
| SW Access |    |                   |        | No      | one     |    |                      |                |  |  |  |
| HW Access |    |                   |        | No      | one     |    |                      |                |  |  |  |
| Name      |    |                   |        | None    | [31:24] |    |                      |                |  |  |  |

| Bits | Name               | Description                                                                                                                                                                                                                                                                                                                                                                                            |
|------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17   | SCB1_FREEZE        | When '1', hardware writes to the receiver FIFO have no effect. Freeze will not advance the RX FIFO write pointer.  Default Value: 0                                                                                                                                                                                                                                                                    |
| 16   | SCB1_CLEAR         | When '1', the receiver FIFO and receiver shift register are cleared/invalidated. Invalidation will last for as long as this field is '1'. If a quick clear/invalidation is required, the field should be set to '1' and be followed by a set to '0'. If a clear/invalidation is required for an extended time period, the field should be set to '1' during the complete time period. Default Value: 0 |
| 2:0  | SCB1_TRIGGER_LEVEL | Trigger level. When the receiver FIFO has more entries than the amount of this field, a receiver trigger event is generated.  Default Value: 7                                                                                                                                                                                                                                                         |



# 10.1.67 SCB1\_RX\_FIFO\_STATUS

Receiver FIFO status register.

Address: 0x40070308 Retention: Not Retained

| Bits      | 7                 | 6    | 5                          | 4  | 3    | 2   | 1             | 0     |  |
|-----------|-------------------|------|----------------------------|----|------|-----|---------------|-------|--|
| SW Access |                   | No   | one                        | R  |      |     |               |       |  |
| HW Access |                   | No   | None W                     |    |      |     |               |       |  |
| Name      |                   | None | None [7:4] SCB1_USED [3:0] |    |      |     |               |       |  |
| Bits      | 15                | 14   | 13                         | 12 | 11   | 10  | 9             | 8     |  |
| SW Access | R                 |      |                            |    | None |     |               |       |  |
| HW Access | W                 |      |                            |    | None |     |               |       |  |
| Name      | SCB1_SR_<br>VALID |      | None [14:8]                |    |      |     |               |       |  |
| Bits      | 23                | 22   | 21                         | 20 | 19   | 18  | 17            | 16    |  |
| SW Access |                   |      | None                       |    |      |     | R             |       |  |
| HW Access |                   |      | None                       |    |      |     | W             |       |  |
| Name      |                   |      | None [23:19]               |    |      | SCE | 31_RD_PTR [18 | 3:16] |  |
| Bits      | 31                | 30   | 29                         | 28 | 27   | 26  | 25            | 24    |  |
| SW Access |                   |      | None                       |    | -    |     | R             |       |  |
| HW Access |                   |      | None                       |    |      |     | W             |       |  |
| Name      |                   |      | None [31:27]               |    |      | SCB | 1_WR_PTR [2   | 6:24] |  |

| Bits    | Name          | Description                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 26 : 24 | SCB1_WR_PTR   | FIFO write pointer: FIFO location at which a new data frame is written by the hardware. Default Value: 0                                                                                                                                                                                                                                                                                                           |
| 18 : 16 | SCB1_RD_PTR   | FIFO read pointer: FIFO location from which a data frame is read.  Default Value: 0                                                                                                                                                                                                                                                                                                                                |
| 15      | SCB1_SR_VALID | Indicates whether the RX shift registers holds a (partial) valid data frame ('1') or not ('0'). The shift register can be considered the bottom of the RX FIFO (the data frame is not included in the USED field of the RX FIFO). The shift register is a working register and holds the data frame that is currently being received (when the protocol state machine is receiving a data frame). Default Value: 0 |
| 3:0     | SCB1_USED     | Amount of enties in the receiver FIFO. The value of this field ranges from 0 to 8. Default Value: 0                                                                                                                                                                                                                                                                                                                |



# 10.1.68 SCB1\_RX\_MATCH

Slave address and mask register.

Address: 0x40070310 Retention: Retained

| Bits      | 7  | 6  | 5  | 4       | 3          | 2  | 1  | 0  |  |  |
|-----------|----|----|----|---------|------------|----|----|----|--|--|
| SW Access |    | RW |    |         |            |    |    |    |  |  |
| HW Access |    | R  |    |         |            |    |    |    |  |  |
| Name      |    |    |    | SCB1_A  | DDR [7:0]  |    |    |    |  |  |
| Bits      | 15 | 14 | 13 | 12      | 11         | 10 | 9  | 8  |  |  |
| SW Access |    |    |    | No      | ne         |    |    |    |  |  |
| HW Access |    |    |    | No      | ne         |    |    |    |  |  |
| Name      |    |    |    | None    | [15:8]     |    |    |    |  |  |
| Bits      | 23 | 22 | 21 | 20      | 19         | 18 | 17 | 16 |  |  |
| SW Access |    |    |    | R       | W          |    |    |    |  |  |
| HW Access |    |    |    | F       | ?          |    |    |    |  |  |
| Name      |    |    |    | SCB1_MA | SK [23:16] |    |    |    |  |  |
| Bits      | 31 | 30 | 29 | 28      | 27         | 26 | 25 | 24 |  |  |
| SW Access |    |    |    | No      | ne         |    |    |    |  |  |
| HW Access |    |    |    | No      | ne         |    |    |    |  |  |
| Name      |    |    |    | None [  | 31.241     |    |    |    |  |  |

| Bits    | Name      | Description                                                                                                                                                                                                                                                                                                                                                      |
|---------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23 : 16 | SCB1_MASK | Slave device address mask. This field is a 8 bit mask that specifies which of the ADDR field bits in the SCB1_RX_MATCH_ADDR register take part in the matching of the slave address: MATCH = ((ADDR & MASK)) == ("slave address" & MASK)).  Default Value: 0                                                                                                     |
| 7:0     | SCB1_ADDR | Slave device address. For UART multi-processor moden all eight bits a reused. For I2C, bit 0 of the register is not used. This reflects the organization of the first transmitted byte in a I2C transfer: the first 7 bits represent the address of the addressed slave, and the next 1 bit is a read/write indicator ('0': write, '1': read).  Default Value: 0 |



### 10.1.69 SCB1\_RX\_FIFO\_RD

Receiver FIFO read register.

Address: 0x40070340
Retention: Not Retained

| Bits      | 7  | 6  | 5  | 4       | 3          | 2  | 1  | 0  |  |  |
|-----------|----|----|----|---------|------------|----|----|----|--|--|
| SW Access |    | R  |    |         |            |    |    |    |  |  |
| HW Access |    | W  |    |         |            |    |    |    |  |  |
| Name      |    |    |    | SCB1_D  | ATA [7:0]  |    |    |    |  |  |
| Bits      | 15 | 14 | 13 | 12      | 11         | 10 | 9  | 8  |  |  |
| SW Access |    |    |    | F       | ₹          |    |    |    |  |  |
| HW Access |    |    |    | V       | V          |    |    |    |  |  |
| Name      |    |    |    | SCB1_DA | ATA [15:8] |    |    |    |  |  |
| Bits      | 23 | 22 | 21 | 20      | 19         | 18 | 17 | 16 |  |  |
| SW Access |    |    |    | No      | one        |    |    |    |  |  |
| HW Access |    |    |    | No      | one        |    |    |    |  |  |
| Name      |    |    |    | None    | [23:16]    |    |    |    |  |  |
| Bits      | 31 | 30 | 29 | 28      | 27         | 26 | 25 | 24 |  |  |
| SW Access |    |    |    | No      | ne         |    |    |    |  |  |
| HW Access |    |    |    | No      | one        |    |    |    |  |  |
| Name      |    |    |    | None    | [31:24]    |    |    |    |  |  |

Bits Name

Description

15:0 SCB1\_DATA

Data read from the receiver FIFO. Reading a data frame will remove the data frame from the FIFO; i.e. behavior is similar to that of a POP operation. This register has a side effect when read by software: a data frame is removed from the FIFO. This may be undesirable during debug; i.e. a read during debug should NOT have a side effect. To this end, the IP uses the AHB-Lite "hmaster[0]" input signal. When this signal is '1' in the address cycle of a bus transfer, a read transfer will not have a side effect. As a result, a read from this register will not remove a data frame from the FIFO. As a result, a read from this register behaves as a read from the SCB1\_RX\_FIFO\_RD\_SILENT register.



### 10.1.70 SCB1\_RX\_FIFO\_RD\_SILENT

Receiver FIFO read register.

Address: 0x40070344
Retention: Not Retained

| Bits      | 7  | 6  | 5  | 4       | 3         | 2  | 1  | 0  |  |
|-----------|----|----|----|---------|-----------|----|----|----|--|
| SW Access | R  |    |    |         |           |    |    |    |  |
| HW Access |    | W  |    |         |           |    |    |    |  |
| Name      |    |    |    | SCB1_D  | ATA [7:0] |    |    |    |  |
| Bits      | 15 | 14 | 13 | 12      | 11        | 10 | 9  | 8  |  |
| SW Access |    |    |    | F       | 2         |    |    |    |  |
| HW Access |    |    |    | V       | /         |    |    |    |  |
| Name      |    |    |    | SCB1_DA | TA [15:8] |    |    |    |  |
| Bits      | 23 | 22 | 21 | 20      | 19        | 18 | 17 | 16 |  |
| SW Access |    |    |    | No      | ne        |    |    |    |  |
| HW Access |    |    |    | No      | ne        |    |    |    |  |
| Name      |    |    |    | None [  | 23:16]    |    |    |    |  |
| Bits      | 31 | 30 | 29 | 28      | 27        | 26 | 25 | 24 |  |
| SW Access |    |    |    | No      | ne        |    |    |    |  |
| HW Access |    |    |    | No      | ne        |    |    |    |  |
| Name      |    |    |    | None [  | 31·241    |    |    |    |  |

| Bits | Name | Description |
|------|------|-------------|
|------|------|-------------|

15:0 SCB1\_DATA

Data read from the receiver FIFO. Reading a data frame will NOT remove the data frame from the FIFO; i.e. behavior is similar to that of a PEEK operation.



# 10.1.71 SCB1\_EZ\_DATA

EZ memory location registers.

Address: 0x40070400 Retention: Retained

| Bits      | 7  | 6  | 5  | 4        | 3          | 2  | 1  | 0  |  |  |
|-----------|----|----|----|----------|------------|----|----|----|--|--|
| SW Access |    | RW |    |          |            |    |    |    |  |  |
| HW Access |    |    |    | R'       | W          |    |    |    |  |  |
| Name      |    |    |    | SCB1_EZ_ | DATA [7:0] |    |    |    |  |  |
| Bits      | 15 | 14 | 13 | 12       | 11         | 10 | 9  | 8  |  |  |
| SW Access |    |    |    | No       | ne         |    |    |    |  |  |
| HW Access |    |    |    | No       | ne         |    |    |    |  |  |
| Name      |    |    |    | None     | [15:8]     |    |    |    |  |  |
| Bits      | 23 | 22 | 21 | 20       | 19         | 18 | 17 | 16 |  |  |
| SW Access |    |    |    | No       | ne         |    |    |    |  |  |
| HW Access |    |    |    | No       | ne         |    |    |    |  |  |
| Name      |    |    |    | None [   | [23:16]    |    |    |    |  |  |
| Bits      | 31 | 30 | 29 | 28       | 27         | 26 | 25 | 24 |  |  |
| SW Access |    |    |    | No       | ne         |    |    |    |  |  |
| HW Access |    |    |    | No       | ne         |    |    |    |  |  |
| Name      |    |    |    | None [   | 31:241     |    |    |    |  |  |

Bits Name Description

7:0 SCB1\_EZ\_DATA Data in EZ memory location.



# 10.1.72 SCB1\_INTR\_CAUSE

Active clocked interrupt signal register

Address: 0x40070E00 Retention: Retained

| Bits      | 7    | 6     | 5               | 4               | 3       | 2       | 1      | 0      |
|-----------|------|-------|-----------------|-----------------|---------|---------|--------|--------|
| SW Access | No   | ne    | R               | R               | R       | R       | R      | R      |
| HW Access | No   | ne    | W               | W               | W       | W       | W      | W      |
| Name      | None | [7:6] | SCB1_SPI_<br>EC | SCB1_I2C_<br>EC | SCB1_RX | SCB1_TX | SCB1_S | SCB1_M |
| Bits      | 15   | 14    | 13              | 12              | 11      | 10      | 9      | 8      |
| SW Access |      |       |                 | No              | ne      |         |        |        |
| HW Access |      | None  |                 |                 |         |         |        |        |
| Name      |      |       |                 | None            | [15:8]  |         |        |        |
| Bits      | 23   | 22    | 21              | 20              | 19      | 18      | 17     | 16     |
| SW Access |      |       |                 | No              | ne      |         |        |        |
| HW Access |      |       |                 | No              | ne      |         |        |        |
| Name      |      |       |                 | None            | [23:16] |         |        |        |
| Bits      | 31   | 30    | 29              | 28              | 27      | 26      | 25     | 24     |
| SW Access |      |       |                 | No              | ne      |         |        |        |
| HW Access |      |       |                 | No              | ne      |         |        |        |
| Name      |      |       |                 | None            | [31:24] |         |        |        |

| Bits | Name        | Description                                                                                             |
|------|-------------|---------------------------------------------------------------------------------------------------------|
| 5    | SCB1_SPI_EC | Externally clocked SPI interrupt active ("interrupt_spi_ec"): INTR_SPI_EC_MASKED != 0. Default Value: 0 |
| 4    | SCB1_I2C_EC | Externally clock I2C interrupt active ("interrupt_i2c_ec"): INTR_I2C_EC_MASKED != 0. Default Value: 0   |
| 3    | SCB1_RX     | Receiver interrupt active ("interrupt_rx"): INTR_RX_MASKED != 0. Default Value: 0                       |
| 2    | SCB1_TX     | Transmitter interrupt active ("interrupt_tx"): INTR_TX_MASKED != 0. Default Value: 0                    |
| 1    | SCB1_S      | Slave interrupt active ("interrupt_slave"): INTR_S_MASKED != 0. Default Value: 0                        |
| 0    | SCB1_M      | Master interrupt active ("interrupt_master"): INTR_M_MASKED != 0. Default Value: 0                      |



# 10.1.73 SCB1\_INTR\_I2C\_EC

Externally clocked I2C interrupt request register

Address: 0x40070E80 Retention: Not Retained

| Bits      | 7  | 6              | 5  | 4    | 3       | 2  | 1  | 0                |  |
|-----------|----|----------------|----|------|---------|----|----|------------------|--|
| SW Access |    | None RW1C RW1C |    |      |         |    |    |                  |  |
| HW Access |    | None A A       |    |      |         |    |    |                  |  |
| Name      |    |                |    |      |         |    |    | SCB1_WAK<br>E_UP |  |
| Bits      | 15 | 14             | 13 | 12   | 11      | 10 | 9  | 8                |  |
| SW Access |    |                | '  | No   | ne      |    |    | '                |  |
| HW Access |    | None           |    |      |         |    |    |                  |  |
| Name      |    |                |    | None | [15:8]  |    |    |                  |  |
| Bits      | 23 | 22             | 21 | 20   | 19      | 18 | 17 | 16               |  |
| SW Access |    |                |    | No   | ne      |    |    |                  |  |
| HW Access |    |                |    | No   | ne      |    |    |                  |  |
| Name      |    |                |    | None | [23:16] |    |    |                  |  |
| Bits      | 31 | 30             | 29 | 28   | 27      | 26 | 25 | 24               |  |
| SW Access |    |                |    | No   | ne      |    |    |                  |  |
| HW Access |    |                |    | No   | ne      |    |    |                  |  |
| Name      |    |                |    | None | [31:24] |    |    |                  |  |

| Bits | Name               | Description                                                                                                                                                                                                                                                                                                                                                                                              |
|------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2    | SCB1_EZ_WRITE_STOP | STOP detection after a write transfer occurred (only available in EZ mode). Active on detected STOP. Only generated when a write transfer to the EZ memory occurred between the STOP and the preceding START (note that multiple REPEATED STARTs may have happened in between the START and STOP). If a write transfer only modified the EZ address, and not the EZ memory, this event is NOT generated. |
|      |                    | Only used in EZ mode and when EC_OP is '1'. Default Value: 0                                                                                                                                                                                                                                                                                                                                             |
| 1    | SCB1_EZ_STOP       | STOP detection (only available in EZ mode). Active on detected STOP.                                                                                                                                                                                                                                                                                                                                     |
|      |                    | Only used in EZ mode and when EC_OP is '1'. Default Value: 0                                                                                                                                                                                                                                                                                                                                             |
| 0    | SCB1_WAKE_UP       | Wake up request. Active on incoming slave request (with address match).                                                                                                                                                                                                                                                                                                                                  |
|      |                    | Only used when EC_AM is '1'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                            |



# 10.1.74 SCB1\_INTR\_I2C\_EC\_MASK

Externally clocked I2C interrupt mask register

Address: 0x40070E88 Retention: Retained

| Bits      | 7            | 6  | 5  | 4  | 3  | 2                | 1  | 0  |
|-----------|--------------|----|----|----|----|------------------|----|----|
| SW Access | None RW RW   |    |    |    |    |                  |    |    |
| HW Access | None R R     |    |    |    |    | R                |    |    |
| Name      |              |    |    |    |    | SCB1_WAŁ<br>E_UP |    |    |
| Bits      | 15           | 14 | 13 | 12 | 11 | 10               | 9  | 8  |
| SW Access | None         |    |    |    |    |                  |    |    |
| HW Access | None         |    |    |    |    |                  |    |    |
| Name      | None [15:8]  |    |    |    |    |                  |    |    |
| Bits      | 23           | 22 | 21 | 20 | 19 | 18               | 17 | 16 |
| SW Access | None         |    |    |    |    |                  |    |    |
| HW Access | None         |    |    |    |    |                  |    |    |
| Name      | None [23:16] |    |    |    |    |                  |    |    |
| Bits      | 31           | 30 | 29 | 28 | 27 | 26               | 25 | 24 |
| SW Access | None         |    |    |    |    |                  |    |    |
| HW Access | None         |    |    |    |    |                  |    |    |
| Name      | None [31:24] |    |    |    |    |                  |    |    |

| Bits | Name               | Description                                                                     |
|------|--------------------|---------------------------------------------------------------------------------|
| 2    | SCB1_EZ_WRITE_STOP | Mask bit for corresponding bit in interrupt request register. Default Value: 0  |
| 1    | SCB1_EZ_STOP       | Mask bit for corresponding bit in interrupt request register. Default Value: 0  |
| 0    | SCB1_WAKE_UP       | Mask bit for corresponding bit in interrupt request register.  Default Value: 0 |



# 10.1.75 SCB1\_INTR\_I2C\_EC\_MASKED

Externally clocked I2C interrupt masked register

Address: 0x40070E8C Retention: Retained

| Bits      | 7                                                         | 6  | 5  | 4  | 3                | 2  | 1  | 0  |
|-----------|-----------------------------------------------------------|----|----|----|------------------|----|----|----|
| SW Access | None R R                                                  |    |    |    |                  | R  |    |    |
| HW Access | None W W W                                                |    |    |    |                  | W  |    |    |
| Name      | None [7:3]   SCB1_EZ_ WRITE_ST OP   SCB1_EZ_ SCB1_WA E_UP |    |    |    | SCB1_WAK<br>E_UP |    |    |    |
| Bits      | 15                                                        | 14 | 13 | 12 | 11               | 10 | 9  | 8  |
| SW Access | None                                                      |    |    |    |                  |    |    |    |
| HW Access | None                                                      |    |    |    |                  |    |    |    |
| Name      | None [15:8]                                               |    |    |    |                  |    |    |    |
| Bits      | 23                                                        | 22 | 21 | 20 | 19               | 18 | 17 | 16 |
| SW Access | None                                                      |    |    |    |                  |    |    |    |
| HW Access | None                                                      |    |    |    |                  |    |    |    |
| Name      | None [23:16]                                              |    |    |    |                  |    |    |    |
| Bits      | 31                                                        | 30 | 29 | 28 | 27               | 26 | 25 | 24 |
| SW Access | None                                                      |    |    |    |                  |    |    |    |
| HW Access | None                                                      |    |    |    |                  |    |    |    |
| Name      | None [31:24]                                              |    |    |    |                  |    |    |    |

| Bits | Name               | Description                                                          |
|------|--------------------|----------------------------------------------------------------------|
| 2    | SCB1_EZ_WRITE_STOP | Logical and of corresponding request and mask bits. Default Value: 0 |
| 1    | SCB1_EZ_STOP       | Logical and of corresponding request and mask bits. Default Value: 0 |
| 0    | SCB1_WAKE_UP       | Logical and of corresponding request and mask bits. Default Value: 0 |



## 10.1.76 SCB1\_INTR\_SPI\_EC

Externally clocked SPI interrupt request register

Address: 0x40070EC0 Retention: Not Retained

| Bits      | 7  | 6                                     | 5          | 4    | 3       | 2                          | 1                | 0                |  |
|-----------|----|---------------------------------------|------------|------|---------|----------------------------|------------------|------------------|--|
| SW Access |    |                                       | None       |      |         | RW1C                       | RW1C             | RW1C             |  |
| HW Access |    |                                       | None       |      |         | А                          | А                | А                |  |
| Name      |    |                                       | None [7:3] |      |         | SCB1_EZ_<br>WRITE_ST<br>OP | SCB1_EZ_<br>STOP | SCB1_WAK<br>E_UP |  |
| Bits      | 15 | 14                                    | 13         | 12   | 11      | 10                         | 9                | 8                |  |
| SW Access |    |                                       | '          | No   | ne      |                            |                  | '                |  |
| HW Access |    | None                                  |            |      |         |                            |                  |                  |  |
| Name      |    | None [15:8]                           |            |      |         |                            |                  |                  |  |
| Bits      | 23 | 22                                    | 21         | 20   | 19      | 18                         | 17               | 16               |  |
| SW Access |    |                                       |            | No   | ne      |                            |                  |                  |  |
| HW Access |    |                                       |            | No   | ne      |                            |                  |                  |  |
| Name      |    | None [7.3]   WRITE_ST OP   E_UP    15 |            |      |         |                            |                  |                  |  |
| Bits      | 31 | 30                                    | 29         | 28   | 27      | 26                         | 25               | 24               |  |
| SW Access |    |                                       |            | No   | ne      |                            |                  |                  |  |
| HW Access |    |                                       |            | No   | ne      |                            |                  |                  |  |
| Name      |    |                                       |            | None | [31:24] |                            |                  |                  |  |

| Bits | Name               | Description                                                                                                                                                                                                                                                                                                                        |
|------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2    | SCB1_EZ_WRITE_STOP | STOP detection after a write transfer occurred. Active on detected STOP (deselection) when externally clocked operation is on (only available in EZ mode). If a write transfer only transferred the EZ address, this event will not be generated. This event is an indication that a EZ memory location may have changed contents. |
|      |                    | Only used in EZ mode and when EC_OP is '1'. Default Value: 0                                                                                                                                                                                                                                                                       |
| 1    | SCB1_EZ_STOP       | STOP detection. Active on detected STOP (deselection) when externally clocked operation is on (only available in EZ mode).                                                                                                                                                                                                         |
|      |                    | Only used in EZ mode and when EC_OP is '1'. Default Value: 0                                                                                                                                                                                                                                                                       |
| 0    | SCB1_WAKE_UP       | Wake up request. Active on incoming slave request when externally clocked selection is '1'.                                                                                                                                                                                                                                        |
|      |                    | Only used when EC_AM is '1'. Default Value: 0                                                                                                                                                                                                                                                                                      |



## 10.1.77 SCB1\_INTR\_SPI\_EC\_MASK

Externally clocked SPI interrupt mask register

Address: 0x40070EC8
Retention: Retained

| Bits      | 7  | 6           | 5          | 4    | 3       | 2                          | 1                | 0                |  |
|-----------|----|-------------|------------|------|---------|----------------------------|------------------|------------------|--|
| SW Access |    |             | None       |      |         | RW                         | RW               | RW               |  |
| HW Access |    |             | None       |      |         | R                          | R                | R                |  |
| Name      |    |             | None [7:3] |      |         | SCB1_EZ_<br>WRITE_ST<br>OP | SCB1_EZ_<br>STOP | SCB1_WAK<br>E_UP |  |
| Bits      | 15 | 14          | 13         | 12   | 11      | 10                         | 9                | 8                |  |
| SW Access |    |             |            | No   | ne      | '                          |                  |                  |  |
| HW Access |    | None        |            |      |         |                            |                  |                  |  |
| Name      |    | None [15:8] |            |      |         |                            |                  |                  |  |
| Bits      | 23 | 22          | 21         | 20   | 19      | 18                         | 17               | 16               |  |
| SW Access |    |             |            | No   | ne      |                            |                  |                  |  |
| HW Access |    |             |            | No   | one     |                            |                  |                  |  |
| Name      |    |             |            | None | [23:16] |                            |                  |                  |  |
| Bits      | 31 | 30          | 29         | 28   | 27      | 26                         | 25               | 24               |  |
| SW Access |    | <u> </u>    |            | No   | one     | 1                          |                  | 1                |  |
| HW Access |    |             |            | No   | one     |                            |                  |                  |  |
| Name      |    |             |            | None | [31:24] |                            |                  |                  |  |

| Bits | Name               | Description                                                                    |
|------|--------------------|--------------------------------------------------------------------------------|
| 2    | SCB1_EZ_WRITE_STOP | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 1    | SCB1_EZ_STOP       | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 0    | SCB1_WAKE_UP       | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |



## 10.1.78 SCB1\_INTR\_SPI\_EC\_MASKED

Externally clocked SPI interrupt masked register

Address: 0x40070ECC Retention: Retained

| Bits      | 7  | 6           | 5          | 4    | 3       | 2                          | 1                | 0                |  |
|-----------|----|-------------|------------|------|---------|----------------------------|------------------|------------------|--|
| SW Access |    |             | None       |      |         | R                          | R                | R                |  |
| HW Access |    |             | None       |      |         | W                          | W                | W                |  |
| Name      |    |             | None [7:3] |      |         | SCB1_EZ_<br>WRITE_ST<br>OP | SCB1_EZ_<br>STOP | SCB1_WAK<br>E_UP |  |
| Bits      | 15 | 14          | 13         | 12   | 11      | 10                         | 9                | 8                |  |
| SW Access |    |             | '          | No   | ne      |                            |                  |                  |  |
| HW Access |    | None        |            |      |         |                            |                  |                  |  |
| Name      |    | None [15:8] |            |      |         |                            |                  |                  |  |
| Bits      | 23 | 22          | 21         | 20   | 19      | 18                         | 17               | 16               |  |
| SW Access |    |             |            | No   | ne      |                            |                  |                  |  |
| HW Access |    |             |            | No   | ne      |                            |                  |                  |  |
| Name      |    |             |            | None | [23:16] |                            |                  |                  |  |
| Bits      | 31 | 30          | 29         | 28   | 27      | 26                         | 25               | 24               |  |
| SW Access |    |             |            | No   | ne      |                            |                  |                  |  |
| HW Access |    |             |            | No   | ne      |                            |                  |                  |  |
| Name      |    |             |            | None | [31:24] |                            |                  |                  |  |

| Bits | Name               | Description                                                          |
|------|--------------------|----------------------------------------------------------------------|
| 2    | SCB1_EZ_WRITE_STOP | Logical and of corresponding request and mask bits. Default Value: 0 |
| 1    | SCB1_EZ_STOP       | Logical and of corresponding request and mask bits. Default Value: 0 |
| 0    | SCB1_WAKE_UP       | Logical and of corresponding request and mask bits. Default Value: 0 |



# 10.1.79 SCB1\_INTR\_M

Master interrupt request register.

Address: 0x40070F00 Retention: Not Retained

| Bits      | 7  | 6          | 5    | 4                 | 3       | 2                | 1                 | 0                          |
|-----------|----|------------|------|-------------------|---------|------------------|-------------------|----------------------------|
| SW Access |    | None       |      | RW1C              | None    | RW1C             | RW1C              | RW1C                       |
| HW Access |    | None       |      | RW1S              | None    | RW1S             | RW1S              | RW1S                       |
| Name      |    | None [7:5] |      | SCB1_I2C_<br>STOP | None    | SCB1_I2C_<br>ACK | SCB1_I2C_<br>NACK | SCB1_I2C_<br>ARB_LOST      |
| Bits      | 15 | 14         | 13   | 12                | 11      | 10               | 9                 | 8                          |
| SW Access |    |            | No   | one               |         |                  | RW1C              | RW1C                       |
| HW Access |    |            | No   | one               |         |                  | RW1S              | RW1S                       |
| Name      |    |            | None | [15:10]           |         |                  | SCB1_SPI_<br>DONE | SCB1_I2C_<br>BUS_ERRO<br>R |
| Bits      | 23 | 22         | 21   | 20                | 19      | 18               | 17                | 16                         |
| SW Access |    |            |      | No                | ne      |                  |                   |                            |
| HW Access |    |            |      | No                | ne      |                  |                   |                            |
| Name      |    |            |      | None [            | [23:16] |                  |                   |                            |
| Bits      | 31 | 30         | 29   | 28                | 27      | 26               | 25                | 24                         |
| SW Access |    |            |      | No                | ne      | 1                | 1                 | 1                          |
| HW Access |    |            |      | No                | ne      |                  |                   |                            |
| Name      |    |            |      | None [            | [31:24] |                  |                   |                            |

| Bits | Name               | Description                                                                                                   |
|------|--------------------|---------------------------------------------------------------------------------------------------------------|
| 9    | SCB1_SPI_DONE      | SPI master transfer done event: all data frames in the transmit FIFO are sent and the transmit FIFO is empty. |
|      |                    | Only used when EC_OP is '0'. Default Value: 0                                                                 |
| 8    | SCB1_I2C_BUS_ERROR | I2C master bus error (unexpected detection of START or STOP condition).                                       |
|      |                    | Only used when EC_OP is '0'. Default Value: 0                                                                 |
| 4    | SCB1_I2C_STOP      | I2C master STOP. Set to '1', when the master has transmitted a STOP.                                          |
|      |                    | Only used when EC_OP is '0'. Default Value: 0                                                                 |



## 10.1.79 SCB1\_INTR\_M (continued)

| 2 | SCB1_I2C_ACK      | I2C master acknowledgement. Set to '1', when the master receives a ACK (typically after the master transmitted the slave address or TX data).           |
|---|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
|   |                   | Only used when EC_OP is '0'. Default Value: 0                                                                                                           |
| 1 | SCB1_I2C_NACK     | I2C master negative acknowledgement. Set to '1', when the master receives a NACK (typically after the master transmitted the slave address or TX data). |
|   |                   | Only used when EC_OP is '0'. Default Value: 0                                                                                                           |
| 0 | SCB1_I2C_ARB_LOST | I2C master lost arbitration: the value driven by the master on the SDA line is not the same as the value observed on the SDA line.                      |
|   |                   | Only used when EC_OP is '0'. Default Value: 0                                                                                                           |



# 10.1.80 SCB1\_INTR\_M\_SET

Master interrupt set request register

Address: 0x40070F04
Retention: Not Retained

| Bits      | 7  | 6          | 5    | 4                 | 3       | 2                | 1                 | 0                          |
|-----------|----|------------|------|-------------------|---------|------------------|-------------------|----------------------------|
| SW Access |    | None       |      | RW1S              | None    | RW1S             | RW1S              | RW1S                       |
| HW Access |    | None       |      | А                 | None    | А                | А                 | А                          |
| Name      |    | None [7:5] |      | SCB1_I2C_<br>STOP | None    | SCB1_I2C_<br>ACK | SCB1_I2C_<br>NACK | SCB1_I2C_<br>ARB_LOST      |
| Bits      | 15 | 14         | 13   | 12                | 11      | 10               | 9                 | 8                          |
| SW Access |    |            | No   | one               |         |                  | RW1S              | RW1S                       |
| HW Access |    |            | No   | one               |         |                  | А                 | А                          |
| Name      |    |            | None | [15:10]           |         |                  | SCB1_SPI_<br>DONE | SCB1_I2C_<br>BUS_ERRO<br>R |
| Bits      | 23 | 22         | 21   | 20                | 19      | 18               | 17                | 16                         |
| SW Access |    |            |      | No                | ne      |                  |                   |                            |
| HW Access |    |            |      | No                | ne      |                  |                   |                            |
| Name      |    |            |      | None [            | [23:16] |                  |                   |                            |
| Bits      | 31 | 30         | 29   | 28                | 27      | 26               | 25                | 24                         |
| SW Access |    |            |      | No                | ne      |                  |                   |                            |
| HW Access |    |            |      | No                | ne      |                  |                   |                            |
| Name      |    |            |      | None              | [31:24] |                  |                   |                            |

| Bits | Name               | Description                                                                             |
|------|--------------------|-----------------------------------------------------------------------------------------|
| 9    | SCB1_SPI_DONE      | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 8    | SCB1_I2C_BUS_ERROR | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 4    | SCB1_I2C_STOP      | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 2    | SCB1_I2C_ACK       | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 1    | SCB1_I2C_NACK      | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 0    | SCB1_I2C_ARB_LOST  | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |



# 10.1.81 SCB1\_INTR\_M\_MASK

Master interrupt mask register.

Address: 0x40070F08 Retention: Retained

| Bits      | 7  | 6          | 5    | 4                 | 3       | 2                | 1                 | 0                          |
|-----------|----|------------|------|-------------------|---------|------------------|-------------------|----------------------------|
| SW Access |    | None       |      | RW                | None    | RW               | RW                | RW                         |
| HW Access |    | None       |      | R                 | None    | R                | R                 | R                          |
| Name      |    | None [7:5] |      | SCB1_I2C_<br>STOP | None    | SCB1_I2C_<br>ACK | SCB1_I2C_<br>NACK | SCB1_I2C_<br>ARB_LOST      |
| Bits      | 15 | 14         | 13   | 12                | 11      | 10               | 9                 | 8                          |
| SW Access |    |            | No   | one               |         |                  | RW                | RW                         |
| HW Access |    |            | No   | one               |         |                  | R                 | R                          |
| Name      |    |            | None | [15:10]           |         |                  | SCB1_SPI_<br>DONE | SCB1_I2C_<br>BUS_ERRO<br>R |
| Bits      | 23 | 22         | 21   | 20                | 19      | 18               | 17                | 16                         |
| SW Access |    |            |      | No                | ne      |                  |                   |                            |
| HW Access |    |            |      | No                | ne      |                  |                   |                            |
| Name      |    |            |      | None [            | [23:16] |                  |                   |                            |
| Bits      | 31 | 30         | 29   | 28                | 27      | 26               | 25                | 24                         |
| SW Access |    |            |      | No                | ne      |                  |                   |                            |
| HW Access |    |            |      | No                | ne      |                  |                   |                            |
| Name      |    |            |      | None [            | [31:24] |                  |                   |                            |

| Bits | Name               | Description                                                                    |
|------|--------------------|--------------------------------------------------------------------------------|
| 9    | SCB1_SPI_DONE      | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 8    | SCB1_I2C_BUS_ERROR | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 4    | SCB1_I2C_STOP      | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 2    | SCB1_I2C_ACK       | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 1    | SCB1_I2C_NACK      | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 0    | SCB1_I2C_ARB_LOST  | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |



# 10.1.82 SCB1\_INTR\_M\_MASKED

Master interrupt masked request register

Address: 0x40070F0C Retention: Retained

| Bits      | 7            | 6    | 5  | 4                 | 3                 | 2                          | 1                 | 0                     |
|-----------|--------------|------|----|-------------------|-------------------|----------------------------|-------------------|-----------------------|
| SW Access | None         |      |    | R                 | None              | R                          | R                 | R                     |
| HW Access |              | None |    | W                 | None              | W                          | W                 | W                     |
| Name      | None [7:5]   |      |    | SCB1_I2C_<br>STOP | None              | SCB1_I2C_<br>ACK           | SCB1_I2C_<br>NACK | SCB1_I2C_<br>ARB_LOST |
| Bits      | 15           | 14   | 13 | 12                | 11                | 10                         | 9                 | 8                     |
| SW Access |              |      | No | one               |                   |                            | R                 | R                     |
| HW Access |              |      | No | one               |                   |                            | W                 | W                     |
| Name      | None [15:10] |      |    |                   | SCB1_SPI_<br>DONE | SCB1_I2C_<br>BUS_ERRO<br>R |                   |                       |
| Bits      | 23           | 22   | 21 | 20                | 19                | 18                         | 17                | 16                    |
| SW Access |              |      |    | No                | ne                |                            |                   |                       |
| HW Access |              |      |    | No                | ne                |                            |                   |                       |
| Name      | None [23:16] |      |    |                   |                   |                            |                   |                       |
| Bits      | 31           | 30   | 29 | 28                | 27                | 26                         | 25                | 24                    |
| SW Access | None         |      |    |                   |                   |                            |                   |                       |
| HW Access | None         |      |    |                   |                   |                            |                   |                       |
| Name      |              |      |    | None [            | [31:24]           |                            |                   |                       |

| Bits | Name               | Description                                                           |
|------|--------------------|-----------------------------------------------------------------------|
| 9    | SCB1_SPI_DONE      | Logical and of corresponding request and mask bits. Default Value: 0  |
| 8    | SCB1_I2C_BUS_ERROR | Logical and of corresponding request and mask bits. Default Value: 0  |
| 4    | SCB1_I2C_STOP      | Logical and of corresponding request and mask bits. Default Value: 0  |
| 2    | SCB1_I2C_ACK       | Logical and of corresponding request and mask bits. Default Value: 0  |
| 1    | SCB1_I2C_NACK      | Logical and of corresponding request and mask bits. Default Value: 0  |
| 0    | SCB1_I2C_ARB_LOST  | Logical and of corresponding request and mask bits.  Default Value: 0 |



## 10.1.83 SCB1\_INTR\_S

Slave interrupt request register.

Address: 0x40070F40
Retention: Not Retained

| Bits      | 7                    | 6                           | 5                  | 4                 | 3                           | 2                    | 1                              | 0                          |
|-----------|----------------------|-----------------------------|--------------------|-------------------|-----------------------------|----------------------|--------------------------------|----------------------------|
| SW Access | RW1C                 | RW1C                        | RW1C               | RW1C              | RW1C                        | RW1C                 | RW1C                           | RW1C                       |
| HW Access | RW1S                 | RW1S                        | RW1S               | RW1S              | RW1S                        | RW1S                 | RW1S                           | RW1S                       |
| Name      | SCB1_I2C_<br>GENERAL | SCB1_I2C_<br>ADDR_MAT<br>CH | SCB1_I2C_<br>START | SCB1_I2C_<br>STOP | SCB1_I2C_<br>WRITE_ST<br>OP | SCB1_I2C_<br>ACK     | SCB1_I2C_<br>NACK              | SCB1_I2C_<br>ARB_LOST      |
| Bits      | 15                   | 14                          | 13                 | 12                | 11                          | 10                   | 9                              | 8                          |
| SW Access |                      | No                          | ne                 |                   | RW1C                        | RW1C                 | RW1C                           | RW1C                       |
| HW Access |                      | No                          | one                |                   | RW1S                        | RW1S                 | RW1S                           | RW1S                       |
| Name      |                      | None [15:12]                |                    |                   | SCB1_SPI_<br>BUS_ERRO<br>R  | SCB1_SPI_<br>EZ_STOP | SCB1_SPI_<br>EZ_WRITE<br>_STOP | SCB1_I2C_<br>BUS_ERRO<br>R |
| Bits      | 23                   | 22                          | 21                 | 20                | 19                          | 18                   | 17                             | 16                         |
| SW Access |                      |                             |                    | No                | ne                          |                      |                                |                            |
| HW Access |                      |                             |                    | No                | one                         |                      |                                |                            |
| Name      | None [23:16]         |                             |                    |                   |                             |                      |                                |                            |
| Bits      | 31                   | 30                          | 29                 | 28                | 27                          | 26                   | 25                             | 24                         |
| SW Access | None                 |                             |                    |                   |                             |                      |                                |                            |
| HW Access |                      | None                        |                    |                   |                             |                      |                                |                            |
| Name      |                      |                             |                    | None              | [31:24]                     |                      |                                |                            |

| Bits | Name                    | Description                                                                                                                                 |
|------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 11   | SCB1_SPI_BUS_ERROR      | SPI slave deselected at an unexpected time in the SPI transfer. The Firmware may decide to clear the TX and RX FIFOs in case of this error. |
|      |                         | Only used when EC_OP is '0'. Default Value: 0                                                                                               |
| 10   | SCB1_SPI_EZ_STOP        | SPI slave deselected after any EZ SPI transfer occured.                                                                                     |
|      |                         | Only used when EC_OP is '0'. Default Value: 0                                                                                               |
| 9    | SCB1_SPI_EZ_WRITE_S TOP | SPI slave deselected after a write EZ SPI transfer occurred.                                                                                |
|      |                         | Only used when EC_OP is '0'. Default Value: 0                                                                                               |



## 10.1.83 SCB1\_INTR\_S (continued)

| 8 | SCB1_I2C_BUS_ERROR      | I2C slave bus error (unexpected detection of START or STOP condition). This should not occur, it represents erroneous I2C bus behaviour. In case of a bus error, the I2C slave state machine abort the ongoing transfer. The Firmware may decide to clear the TX and RX FIFOs in case of this error.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   |                         | Only used when EC_OP is '0'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 7 | SCB1_I2C_GENERAL        | I2C slave general call address received. If CTRL.ADDR_ACCEPT, the received address 0x00 (including the R/W bit) is available in the RX FIFO. In the case of externally clocked address matching (CTRL.EC_AM_MODE is '1') and internally clocked operation (CTRL.EC_OP_MODE is '0'), this field is set when the event is detected.                                                                                                                                                                                                                                                                                                                                                                                                                     |
|   |                         | Only used when EC_OP is '0'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 6 | SCB1_I2C_ADDR_MATC<br>H | I2C slave matching address received. If CTRL.ADDR_ACCEPT, the received address (including the R/W bit) is available in the RX FIFO. In the case of externally clocked address matching (CTRL.EC_AM_MODE is '1') and internally clocked operation (CTRL.EC_OP_MODE is '0'), this field is set when the event is detected.                                                                                                                                                                                                                                                                                                                                                                                                                              |
|   |                         | Only used when EC_OP is '0'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5 | SCB1_I2C_START          | I2C slave START received. Set to '1', when START or REPEATED START event is detected. In the case of externally clocked address matching (CTRL.EC_AM_MODE is '1') and internally clocked operation (CTRL.EC_OP_MODE is '0'), this field is NOT set. Instead the Firmware can rely on I2C_ADDR_MATCH and I2C_GENERAL.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|   |                         | Only used when EC_OP is '0'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 4 | SCB1_I2C_STOP           | I2C STOP event for I2C (read or write) transfer intended for this slave (address matching is performed). Set to '1', when STOP or REPEATED START event is detected. The REPEATED START event is included in this interrupt cause such that the I2C transfers seperated by a REPEATED START can be distinguished and potentially treated seperately by the Firmware. Note that the second I2C transfer may be to a different slave address.                                                                                                                                                                                                                                                                                                            |
|   |                         | Only used when EC_OP is '0'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 3 | SCB1_I2C_WRITE_STOP     | I2C STOP event for I2C write transfer intended for this slave (address matching is performed). In non EZ mode, the event is detected on any I2C write transfer intended for this slave. In EZ mode, the event is detected only on I2C write transfers that have EZ data written to the memory structure (an I2C write transfer that only communicates an EZ address, will not result in this event being detected). Set to '1', when STOP or REPEATED START event is detected. The REPEATED START event is included in this interrupt cause such that the I2C transfers seperated by a REPEATED START can be distinguished and potentially treated seperately by the Firmware. Note that the second I2C transfer may be to a different slave address. |
|   |                         | Only used when EC_OP is '0'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2 | SCB1_I2C_ACK            | I2C slave acknowledgement received. Set to '1', when the slave receives a ACK (typically after the slave transmitted TX data).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|   |                         | Only used when EC_OP is '0'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



#### 10.1.83 SCB1\_INTR\_S (continued)

1 SCB1\_I2C\_NACK I2C slave negative acknowledgement received. Set to '1', when the slave receives a NACK (typ-

ically after the slave transmitted TX data).

Only used when EC\_OP is '0'.

Default Value: 0

0 SCB1\_I2C\_ARB\_LOST I2C slave lost arbitration: the value driven on the SDA line is not the same as the value observed

on the SDA line (while the SCL line is '1'). This should not occur, it represents erroneous I2C bus behaviour. In case of lost arbitration, the I2C slave state machine abort the ongoing transfer. The

Firmware may decide to clear the TX and RX FIFOs in case of this error.

Only used when EC\_OP is '0'.

Default Value: 0



## 10.1.84 SCB1\_INTR\_S\_SET

Slave interrupt set request register.

Address: 0x40070F44
Retention: Not Retained

| Bits      | 7                    | 6                           | 5                  | 4                 | 3                           | 2                    | 1                              | 0                          |
|-----------|----------------------|-----------------------------|--------------------|-------------------|-----------------------------|----------------------|--------------------------------|----------------------------|
| SW Access | RW1S                 | RW1S                        | RW1S               | RW1S              | RW1S                        | RW1S                 | RW1S                           | RW1S                       |
| HW Access | A                    | А                           | А                  | А                 | А                           | А                    | А                              | А                          |
| Name      | SCB1_I2C_<br>GENERAL | SCB1_I2C_<br>ADDR_MAT<br>CH | SCB1_I2C_<br>START | SCB1_I2C_<br>STOP | SCB1_I2C_<br>WRITE_ST<br>OP | SCB1_I2C_<br>ACK     | SCB1_I2C_<br>NACK              | SCB1_I2C_<br>ARB_LOST      |
| Bits      | 15                   | 14                          | 13                 | 12                | 11                          | 10                   | 9                              | 8                          |
| SW Access |                      | None                        |                    |                   | RW1S                        | RW1S                 | RW1S                           | RW1S                       |
| HW Access |                      | No                          | ne                 |                   | А                           | А                    | А                              | А                          |
| Name      |                      | None [15:12]                |                    |                   | SCB1_SPI_<br>BUS_ERRO<br>R  | SCB1_SPI_<br>EZ_STOP | SCB1_SPI_<br>EZ_WRITE<br>_STOP | SCB1_I2C_<br>BUS_ERRO<br>R |
| Bits      | 23                   | 22                          | 21                 | 20                | 19                          | 18                   | 17                             | 16                         |
| SW Access |                      |                             |                    | No                | ne                          |                      |                                |                            |
| HW Access |                      | None                        |                    |                   |                             |                      |                                |                            |
| Name      |                      | None [23:16]                |                    |                   |                             |                      |                                |                            |
| Bits      | 31                   | 30                          | 29                 | 28                | 27                          | 26                   | 25                             | 24                         |
| SW Access | None                 |                             |                    |                   |                             |                      |                                |                            |
| HW Access |                      | None                        |                    |                   |                             |                      |                                |                            |
| Name      |                      |                             |                    | None              | [31:24]                     |                      |                                |                            |

| Bits | Name                       | Description                                                                             |
|------|----------------------------|-----------------------------------------------------------------------------------------|
| 11   | SCB1_SPI_BUS_ERROR         | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 10   | SCB1_SPI_EZ_STOP           | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 9    | SCB1_SPI_EZ_WRITE_S<br>TOP | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 8    | SCB1_I2C_BUS_ERROR         | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 7    | SCB1_I2C_GENERAL           | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 6    | SCB1_I2C_ADDR_MATC<br>H    | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |



## 10.1.84 SCB1\_INTR\_S\_SET (continued)

| 5 | SCB1_I2C_START      | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
|---|---------------------|-----------------------------------------------------------------------------------------|
| 4 | SCB1_I2C_STOP       | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 3 | SCB1_I2C_WRITE_STOP | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 2 | SCB1_I2C_ACK        | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 1 | SCB1_I2C_NACK       | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 0 | SCB1_I2C_ARB_LOST   | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |



## 10.1.85 SCB1\_INTR\_S\_MASK

Slave interrupt mask register.

Address: 0x40070F48 Retention: Retained

|           | П _                  | 1 -                         | _                  | 1 .               | _                           |                      | 1 .                            |                            |
|-----------|----------------------|-----------------------------|--------------------|-------------------|-----------------------------|----------------------|--------------------------------|----------------------------|
| Bits      | 7                    | 6                           | 5                  | 4                 | 3                           | 2                    | 1                              | 0                          |
| SW Access | RW                   | RW                          | RW                 | RW                | RW                          | RW                   | RW                             | RW                         |
| HW Access | R                    | R                           | R                  | R                 | R                           | R                    | R                              | R                          |
| Name      | SCB1_I2C_<br>GENERAL | SCB1_I2C_<br>ADDR_MAT<br>CH | SCB1_I2C_<br>START | SCB1_I2C_<br>STOP | SCB1_I2C_<br>WRITE_ST<br>OP | SCB1_I2C_<br>ACK     | SCB1_I2C_<br>NACK              | SCB1_I2C_<br>ARB_LOST      |
| Bits      | 15                   | 14                          | 13                 | 12                | 11                          | 10                   | 9                              | 8                          |
| SW Access | Ï                    | No                          | ne                 |                   | RW                          | RW                   | RW                             | RW                         |
| HW Access |                      | No                          | ne                 |                   | R                           | R                    | R                              | R                          |
| Name      |                      | None [15:12]                |                    |                   | SCB1_SPI_<br>BUS_ERRO<br>R  | SCB1_SPI_<br>EZ_STOP | SCB1_SPI_<br>EZ_WRITE<br>_STOP | SCB1_I2C_<br>BUS_ERRO<br>R |
| Bits      | 23                   | 22                          | 21                 | 20                | 19                          | 18                   | 17                             | 16                         |
| SW Access |                      |                             |                    | No                | ne                          |                      |                                |                            |
| HW Access |                      |                             |                    | No                | ne                          |                      |                                |                            |
| Name      | None [23:16]         |                             |                    |                   |                             |                      |                                |                            |
| Bits      | 31                   | 30                          | 29                 | 28                | 27                          | 26                   | 25                             | 24                         |
| SW Access | None                 |                             |                    |                   |                             |                      |                                |                            |
| HW Access |                      | None                        |                    |                   |                             |                      |                                |                            |
| Name      |                      | None [31:24]                |                    |                   |                             |                      |                                |                            |

| Bits | Name                       | Description                                                                    |
|------|----------------------------|--------------------------------------------------------------------------------|
| 11   | SCB1_SPI_BUS_ERROR         | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 10   | SCB1_SPI_EZ_STOP           | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 9    | SCB1_SPI_EZ_WRITE_S<br>TOP | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 8    | SCB1_I2C_BUS_ERROR         | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 7    | SCB1_I2C_GENERAL           | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 6    | SCB1_I2C_ADDR_MATC<br>H    | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |



#### 10.1.85 SCB1\_INTR\_S\_MASK (continued)

| 5 | SCB1_I2C_START      | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
|---|---------------------|--------------------------------------------------------------------------------|
| 4 | SCB1_I2C_STOP       | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 3 | SCB1_I2C_WRITE_STOP | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 2 | SCB1_I2C_ACK        | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 1 | SCB1_I2C_NACK       | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 0 | SCB1_I2C_ARB_LOST   | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |



## 10.1.86 SCB1\_INTR\_S\_MASKED

Slave interrupt masked request register

Address: 0x40070F4C Retention: Retained

| Bits      | 7                    | 6                           | 5                  | 4                 | 3                           | 2                    | 1                              | 0                          |
|-----------|----------------------|-----------------------------|--------------------|-------------------|-----------------------------|----------------------|--------------------------------|----------------------------|
| SW Access | R                    | R                           | R                  | R                 | R                           | R                    | R                              | R                          |
| HW Access | W                    | W                           | W                  | W                 | W                           | W                    | W                              | W                          |
| Name      | SCB1_I2C_<br>GENERAL | SCB1_I2C_<br>ADDR_MAT<br>CH | SCB1_I2C_<br>START | SCB1_I2C_<br>STOP | SCB1_I2C_<br>WRITE_ST<br>OP | SCB1_I2C_<br>ACK     | SCB1_I2C_<br>NACK              | SCB1_I2C_<br>ARB_LOST      |
| Bits      | 15                   | 14                          | 13                 | 12                | 11                          | 10                   | 9                              | 8                          |
| SW Access |                      | No                          | ne                 |                   | R                           | R                    | R                              | R                          |
| HW Access |                      | None                        |                    |                   | W                           | W                    | W                              | W                          |
| Name      | None [15:12]         |                             |                    |                   | SCB1_SPI_<br>BUS_ERRO<br>R  | SCB1_SPI_<br>EZ_STOP | SCB1_SPI_<br>EZ_WRITE<br>_STOP | SCB1_I2C_<br>BUS_ERRO<br>R |
| Bits      | 23                   | 22                          | 21                 | 20                | 19                          | 18                   | 17                             | 16                         |
| SW Access |                      |                             |                    | No                | ne                          |                      |                                |                            |
| HW Access |                      |                             |                    | No                | ne                          |                      |                                |                            |
| Name      |                      |                             |                    | None              | [23:16]                     |                      |                                |                            |
| Bits      | 31                   | 30                          | 29                 | 28                | 27                          | 26                   | 25                             | 24                         |
| SW Access |                      |                             |                    | No                | ne                          |                      |                                |                            |
| HW Access |                      |                             |                    | No                | ne                          |                      |                                |                            |
| Name      |                      | None [31:24]                |                    |                   |                             |                      |                                |                            |

| Bits | Name                       | Description                                                          |
|------|----------------------------|----------------------------------------------------------------------|
| 11   | SCB1_SPI_BUS_ERROR         | Logical and of corresponding request and mask bits. Default Value: 0 |
| 10   | SCB1_SPI_EZ_STOP           | Logical and of corresponding request and mask bits. Default Value: 0 |
| 9    | SCB1_SPI_EZ_WRITE_S<br>TOP | Logical and of corresponding request and mask bits. Default Value: 0 |
| 8    | SCB1_I2C_BUS_ERROR         | Logical and of corresponding request and mask bits. Default Value: 0 |
| 7    | SCB1_I2C_GENERAL           | Logical and of corresponding request and mask bits. Default Value: 0 |
| 6    | SCB1_I2C_ADDR_MATC<br>H    | Logical and of corresponding request and mask bits. Default Value: 0 |



#### 10.1.86 SCB1\_INTR\_S\_MASKED (continued)

| 5 | SCB1_I2C_START      | Logical and of corresponding request and mask bits. Default Value: 0 |
|---|---------------------|----------------------------------------------------------------------|
| 4 | SCB1_I2C_STOP       | Logical and of corresponding request and mask bits. Default Value: 0 |
| 3 | SCB1_I2C_WRITE_STOP | Logical and of corresponding request and mask bits. Default Value: 0 |
| 2 | SCB1_I2C_ACK        | Logical and of corresponding request and mask bits. Default Value: 0 |
| 1 | SCB1_I2C_NACK       | Logical and of corresponding request and mask bits. Default Value: 0 |
| 0 | SCB1_I2C_ARB_LOST   | Logical and of corresponding request and mask bits. Default Value: 0 |



# 10.1.87 SCB1\_INTR\_TX

Transmitter interrupt request register.

Address: 0x40070F80 Retention: Not Retained

| Bits      | 7                | 6                  | 5                 | 4              | 3       | 2                  | 1                 | 0                |  |  |
|-----------|------------------|--------------------|-------------------|----------------|---------|--------------------|-------------------|------------------|--|--|
| SW Access | RW1C             | RW1C               | RW1C              | RW1C           | No      | ne                 | RW1C              | RW1C             |  |  |
| HW Access | RW1S             | RW1S               | RW1S              | RW1S           | No      | one                | RW1S              | RW1S             |  |  |
| Name      | SCB1_BLO<br>CKED | SCB1_UND<br>ERFLOW | SCB1_OVE<br>RFLOW | SCB1_EMP<br>TY | None    | 9 [3:2]            | SCB1_NOT<br>_FULL | SCB1_TRI<br>GGER |  |  |
| Bits      | 15               | 14                 | 13                | 12             | 11      | 10                 | 9                 | 8                |  |  |
| SW Access | 1                | None RW1C RW1C R   |                   |                |         | RW1C               |                   |                  |  |  |
| HW Access | ii .             |                    | None              |                |         | RW1S               | RW1S              | RW1S             |  |  |
| Name      |                  |                    |                   |                |         | SCB1_UAR<br>T_NACK |                   |                  |  |  |
| Bits      | 23               | 22                 | 21                | 20             | 19      | 18                 | 17                | 16               |  |  |
| SW Access | ii .             |                    |                   | No             | ne      |                    |                   |                  |  |  |
| HW Access | ii .             |                    |                   | No             | one     |                    |                   |                  |  |  |
| Name      |                  |                    |                   | None           | [23:16] |                    |                   |                  |  |  |
| Bits      | 31               | 30                 | 29                | 28             | 27      | 26                 | 25                | 24               |  |  |
| SW Access | 1                |                    |                   | No             | one     |                    |                   |                  |  |  |
| HW Access |                  |                    |                   | No             | one     |                    |                   |                  |  |  |
| Name      | ii ii            |                    |                   | None           | [31:24] |                    | None [31:24]      |                  |  |  |

| Bits | Name               | Description                                                                                                                                                                                                                                                                                                                   |
|------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10   | SCB1_UART_ARB_LOST | UART lost arbitration: the value driven on the TX line is not the same as the value observed on the RX line. This condition event is usefull when transmitter and receiver share a TX/RX line. This is the case in LIN or SmartCard modes. Set to '1', when event is detected. Write with '1' to clear bit.  Default Value: 0 |
| 9    | SCB1_UART_DONE     | UART transmitter done event. This happens when the IP is done transferring all data in the TX FIFO; i.e. EMPTY is '1'. Set to '1', when event is detected. Write with '1' to clear bit. Default Value: 0                                                                                                                      |
| 8    | SCB1_UART_NACK     | UART transmitter received a negative acknowledgement in SmartCard mode. Set to '1', when event is detected. Write with '1' to clear bit.  Default Value: 0                                                                                                                                                                    |
| 7    | SCB1_BLOCKED       | AHB-Lite write transfer can not get access to the EZ memory (EZ data access), due to an externally clocked EZ access. This may happen when STATUS.EC_BUSY is '1'. Default Value: 0                                                                                                                                            |



## 10.1.87 SCB1\_INTR\_TX (continued)

| 6 | SCB1_UNDERFLOW | Attempt to read from an empty TX FIFO. This happens when the IP is ready to transfer data and EMPTY is '1'. |
|---|----------------|-------------------------------------------------------------------------------------------------------------|
|   |                | Only used in non EZ mode and when EC_OP is '0'. Default Value: 0                                            |
| 5 | SCB1_OVERFLOW  | Attempt to write to a full TX FIFO.                                                                         |
|   |                | Only used in non EZ mode and when EC_OP is '0'. Default Value: 0                                            |
| 4 | SCB1_EMPTY     | TX FIFO is empty; i.e. it has 0 entries.                                                                    |
|   |                | Only used in non EZ mode and when EC_OP is '0'. Default Value: 1                                            |
| 1 | SCB1_NOT_FULL  | TX FIFO is not full.                                                                                        |
|   |                | Only used in non EZ mode and when EC_OP is '0'. Default Value: 1                                            |
| 0 | SCB1_TRIGGER   | Less entries in the TX FIFO than the value specified by TRIGGER_LEVEL in SCB1_TX_FIFO_CTL.                  |
|   |                | Only used in non EZ mode and when EC_OP is '0'. Default Value: 0                                            |



# 10.1.88 SCB1\_INTR\_TX\_SET

Transmitter interrupt set request register

Address: 0x40070F84
Retention: Not Retained

| Bits      | 7                | 6                  | 5                 | 4              | 3       | 2                  | 1                 | 0                |
|-----------|------------------|--------------------|-------------------|----------------|---------|--------------------|-------------------|------------------|
| SW Access | RW1S             | RW1S               | RW1S              | RW1S           | No      | ne                 | RW1S              | RW1S             |
| HW Access | A                | А                  | А                 | А              | No      | ne                 | Α                 | А                |
| Name      | SCB1_BLO<br>CKED | SCB1_UND<br>ERFLOW | SCB1_OVE<br>RFLOW | SCB1_EMP<br>TY | None    | [3:2]              | SCB1_NOT<br>_FULL | SCB1_TRI<br>GGER |
| Bits      | 15               | 14                 | 13                | 12             | 11      | 10                 | 9                 | 8                |
| SW Access |                  |                    | None              |                |         | RW1S               | RW1S              | RW1S             |
| HW Access |                  |                    | None              |                |         | А                  | А                 | А                |
| Name      |                  |                    |                   |                |         | SCB1_UAR<br>T_NACK |                   |                  |
| Bits      | 23               | 22                 | 21                | 20             | 19      | 18                 | 17                | 16               |
| SW Access |                  |                    |                   | No             | ne      |                    |                   |                  |
| HW Access |                  |                    |                   | No             | ne      |                    |                   |                  |
| Name      |                  |                    |                   | None [         | [23:16] |                    |                   |                  |
| Bits      | 31               | 30                 | 29                | 28             | 27      | 26                 | 25                | 24               |
| SW Access |                  |                    |                   | No             | ne      |                    |                   |                  |
| HW Access |                  |                    |                   | No             | ne      |                    |                   |                  |
| Name      |                  |                    |                   | None [         | [31:24] |                    |                   |                  |

| Bits | Name               | Description                                                                             |
|------|--------------------|-----------------------------------------------------------------------------------------|
| 10   | SCB1_UART_ARB_LOST | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 9    | SCB1_UART_DONE     | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 8    | SCB1_UART_NACK     | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 7    | SCB1_BLOCKED       | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 6    | SCB1_UNDERFLOW     | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 5    | SCB1_OVERFLOW      | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |
| 4    | SCB1_EMPTY         | Write with '1' to set corresponding bit in interrupt request register. Default Value: 1 |



#### 10.1.88 SCB1\_INTR\_TX\_SET (continued)

1 SCB1\_NOT\_FULL Write with '1' to set corresponding bit in interrupt request register.
Default Value: 1

0 SCB1\_TRIGGER Write with '1' to set corresponding bit in interrupt request register.

Default Value: 0



## 10.1.89 SCB1\_INTR\_TX\_MASK

Transmitter interrupt mask register.

Address: 0x40070F88 Retention: Retained

| Bits      | 7                | 6                  | 5                 | 4              | 3       | 2                  | 1                 | 0                |
|-----------|------------------|--------------------|-------------------|----------------|---------|--------------------|-------------------|------------------|
| SW Access | RW               | RW                 | RW                | RW             | No      | ne                 | RW                | RW               |
| HW Access | R                | R                  | R                 | R              | No      | ne                 | R                 | R                |
| Name      | SCB1_BLO<br>CKED | SCB1_UND<br>ERFLOW | SCB1_OVE<br>RFLOW | SCB1_EMP<br>TY | None    | : [3:2]            | SCB1_NOT<br>_FULL | SCB1_TRI<br>GGER |
| Bits      | 15               | 14                 | 13                | 12             | 11      | 10                 | 9                 | 8                |
| SW Access |                  |                    | None              |                |         | RW                 | RW                | RW               |
| HW Access | İ                |                    | None              |                |         | R                  | R                 | R                |
| Name      |                  |                    |                   |                |         | SCB1_UAR<br>T_NACK |                   |                  |
| Bits      | 23               | 22                 | 21                | 20             | 19      | 18                 | 17                | 16               |
| SW Access | İ                |                    |                   | No             | ne      |                    |                   |                  |
| HW Access |                  |                    |                   | No             | ne      |                    |                   |                  |
| Name      |                  |                    |                   | None [         | [23:16] |                    |                   |                  |
| Bits      | 31               | 30                 | 29                | 28             | 27      | 26                 | 25                | 24               |
| SW Access |                  | None               |                   |                |         |                    |                   |                  |
| HW Access |                  | None               |                   |                |         |                    |                   |                  |
| Name      |                  |                    |                   | None [         | [31:24] |                    |                   |                  |

| Bits | Name               | Description                                                                    |
|------|--------------------|--------------------------------------------------------------------------------|
| 10   | SCB1_UART_ARB_LOST | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 9    | SCB1_UART_DONE     | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 8    | SCB1_UART_NACK     | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 7    | SCB1_BLOCKED       | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 6    | SCB1_UNDERFLOW     | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 5    | SCB1_OVERFLOW      | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 4    | SCB1_EMPTY         | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |



#### 10.1.89 SCB1\_INTR\_TX\_MASK (continued)

1 SCB1\_NOT\_FULL Mask bit for corresponding bit in interrupt request register.

Default Value: 0

0 SCB1\_TRIGGER Mask bit for corresponding bit in interrupt request register.

Default Value: 0



## 10.1.90 SCB1\_INTR\_TX\_MASKED

Transmitter interrupt masked request register

Address: 0x40070F8C Retention: Retained

| Bits      | 7                | 6                  | 5                 | 4              | 3       | 2                  | 1                 | 0                |
|-----------|------------------|--------------------|-------------------|----------------|---------|--------------------|-------------------|------------------|
| SW Access | R                | R                  | R                 | R              | No      | ne                 | R                 | R                |
| HW Access | W                | W                  | W                 | W              | No      | ne                 | W                 | W                |
| Name      | SCB1_BLO<br>CKED | SCB1_UND<br>ERFLOW | SCB1_OVE<br>RFLOW | SCB1_EMP<br>TY | None    | : [3:2]            | SCB1_NOT<br>_FULL | SCB1_TRI<br>GGER |
| Bits      | 15               | 14                 | 13                | 12             | 11      | 10                 | 9                 | 8                |
| SW Access |                  |                    | None              |                |         | R                  | R                 | R                |
| HW Access |                  |                    | None              |                |         | W                  | W                 | W                |
| Name      |                  |                    |                   |                |         | SCB1_UAR<br>T_NACK |                   |                  |
| Bits      | 23               | 22                 | 21                | 20             | 19      | 18                 | 17                | 16               |
| SW Access |                  |                    |                   | No             | ne      |                    |                   |                  |
| HW Access |                  |                    |                   | No             | ne      |                    |                   |                  |
| Name      |                  |                    |                   | None [         | [23:16] |                    |                   |                  |
| Bits      | 31               | 30                 | 29                | 28             | 27      | 26                 | 25                | 24               |
| SW Access |                  |                    |                   | No             | ne      |                    |                   |                  |
| HW Access |                  | None               |                   |                |         |                    |                   |                  |
| Name      |                  |                    |                   | None [         | [31:24] |                    |                   |                  |

| Bits | Name               | Description                                                          |
|------|--------------------|----------------------------------------------------------------------|
| 10   | SCB1_UART_ARB_LOST | Logical and of corresponding request and mask bits. Default Value: 0 |
| 9    | SCB1_UART_DONE     | Logical and of corresponding request and mask bits. Default Value: 0 |
| 8    | SCB1_UART_NACK     | Logical and of corresponding request and mask bits. Default Value: 0 |
| 7    | SCB1_BLOCKED       | Logical and of corresponding request and mask bits. Default Value: 0 |
| 6    | SCB1_UNDERFLOW     | Logical and of corresponding request and mask bits. Default Value: 0 |
| 5    | SCB1_OVERFLOW      | Logical and of corresponding request and mask bits. Default Value: 0 |
| 4    | SCB1_EMPTY         | Logical and of corresponding request and mask bits. Default Value: 0 |



#### 10.1.90 SCB1\_INTR\_TX\_MASKED (continued)

1 SCB1\_NOT\_FULL Logical and of corresponding request and mask bits.

Default Value: 0

0 SCB1\_TRIGGER Logical and of corresponding request and mask bits.

Default Value: 0



# 10.1.91 SCB1\_INTR\_RX

Receiver interrupt request register.

Address: 0x40070FC0
Retention: Not Retained

| Bits      | 7                | 6                  | 5                 | 4    | 3                         | 2                    | 1                     | 0                        |
|-----------|------------------|--------------------|-------------------|------|---------------------------|----------------------|-----------------------|--------------------------|
| SW Access | RW1C             | RW1C               | RW1C              | None | RW1C                      | RW1C                 | None                  | RW1C                     |
| HW Access | RW1S             | RW1S               | RW1S              | None | RW1S                      | RW1S                 | None                  | RW1S                     |
| Name      | SCB1_BLO<br>CKED | SCB1_UND<br>ERFLOW | SCB1_OVE<br>RFLOW | None | SCB1_FUL<br>L             | SCB1_NOT<br>_EMPTY   | None                  | SCB1_TRI<br>GGER         |
| Bits      | 15               | 14                 | 13                | 12   | 11                        | 10                   | 9                     | 8                        |
| SW Access | ii ii            | No                 | ne                |      | RW1C                      | RW1C                 | RW1C                  | RW1C                     |
| HW Access | Ï .              | None               |                   |      | RW1S                      | RW1S                 | RW1S                  | RW1S                     |
| Name      |                  | None [15:12]       |                   |      | SCB1_BRE<br>AK_DETEC<br>T | SCB1_BAU<br>D_DETECT | SCB1_PARI<br>TY_ERROR | SCB1_FRA<br>ME_ERRC<br>R |
| Bits      | 23               | 22                 | 21                | 20   | 19                        | 18                   | 17                    | 16                       |
| SW Access | ii ii            |                    |                   | No   | one                       |                      |                       |                          |
| HW Access | ii ii            |                    |                   | No   | one                       |                      |                       |                          |
| Name      |                  |                    |                   | None | [23:16]                   |                      |                       |                          |
| Bits      | 31               | 30                 | 29                | 28   | 27                        | 26                   | 25                    | 24                       |
| SW Access |                  | None               |                   |      |                           |                      |                       |                          |
| HW Access | ii ii            | None               |                   |      |                           |                      |                       |                          |
| Name      | ii ii            | None [31:24]       |                   |      |                           |                      |                       |                          |

| Bits | Name              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11   | SCB1_BREAK_DETECT | Break detection is successful: the line is '0' for UART_RX_CTRL.BREAK_WIDTH + 1 bit period. Can occur at any time to address unanticipated break fields; i.e. "break-in-data" is supported. This feature is supported for the UART standard and LIN submodes. For the UART standard submodes, ongoing receipt of data frames is NOT affected; i.e. Firmware is ecpected to take the proper action. For the LIN submode, possible ongoing receipt of a data frame is stopped and the (partially) received data frame is dropped and baud rate detection is started. Set to '1', when event is detected. Write with '1' to clear bit.  Default Value: 0 |
| 10   | SCB1_BAUD_DETECT  | LIN baudrate detection is completed. The receiver software uses the UART_RX_STATUS.BR_COUNTER value to set the right IP clock (from the programmable clock IP) to guarantee successful receipt of the first LIN data frame (Protected Identifier Field) after the synchronization byte. Set to '1', when event is detected. Write with '1' to clear bit. Default Value: 0                                                                                                                                                                                                                                                                             |



#### 10.1.91 SCB1\_INTR\_RX (continued)

| 9 | SCB1_PARITY_ERROR | Parity error in received data frame. Set to '1', when event is detected. Write with '1' to clear bit. If UART_RX_CTL.DROP_ON_PARITY_ERROR is '1', the received frame is dropped. If UART_RX_CTL.DROP_ON_PARITY_ERROR is '0', the received frame is send to the RX FIFO. In SmartCard submode, negatively acknowledged data frames generate a parity error. Note that Firmware can only identify the erroneous data frame in the RX FIFO if it is fast enough to read the data frame before the hardware writes a next data frame into the RX FIFO.                                                                                                                    |
|---|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8 | SCB1_FRAME_ERROR  | Default Value: 0  Frame error in received data frame. Set to '1', when event is detected. Write with '1' to clear bit. This can be either a start or stop bit(s) error:  Start bit error: after the detection of the beginning of a start bit period (RX line changes from '1' to '0'), the middle of the start bit period is sampled erroneously (RX line is '1'). Note: a start bit error is detected BEFORE a data frame is received.  Stop bit error: the RX line is sampled as '0', but a '1' was expected. Note: a stop bit error may result in failure to receive successive data frame(s). Note: a stop bit error is detected AFTER a data frame is received. |
|   |                   | A stop bit error is detected after a data frame is received, and the UART_RX_CTL.DROP_ON_FRAME_ERROR field specifies whether the received frame is dropped or send to the RX FIFO. If UART_RX_CTL.DROP_ON_FRAME_ERROR is '1', the received data frame is dropped. If UART_RX_CTL.DROP_ON_FRAME_ERROR is '0', the received data frame is send to the RX FIFO. Note that Firmware can only identify the erroneous data frame in the RX FIFO if it is fast enough to read the data frame before the hardware writes a next data frame into the RX FIFO; i.e. the RX FIFO does not have error flags to tag erroneous data frames.  Default Value: 0                       |
| 7 | SCB1_BLOCKED      | AHB-Lite read transfer can not get access to the EZ memory (EZ_DATA accesses), due to an externally clocked EZ access. This may happen when STATUS.EC_BUSY is '1'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 6 | SCB1_UNDERFLOW    | Attempt to read from an empty RX FIFO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|   |                   | Only used in non EZ mode and when EC_OP is '0'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5 | SCB1_OVERFLOW     | Attempt to write to a full RX FIFO. Note: in I2C mode, the OVERFLOW is set when a data frame is received and the RX FIFO is full, independent of whether it is ACK'd or NACK'd.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|   |                   | Only used in non EZ mode and when EC_OP is '0'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 3 | SCB1_FULL         | RX FIFO is full. Note that received data frames are lost when the RX FIFO is full.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|   |                   | Only used in non EZ mode and when EC_OP is '0'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2 | SCB1_NOT_EMPTY    | RX FIFO is not empty.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|   |                   | Only used in non EZ mode and when EC_OP is '0'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0 | SCB1_TRIGGER      | More entries in the RX FIFO than the value specified by TRIGGER_LEVEL in SCB1_RX_FIFO_CTL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|   |                   | Only used in non EZ mode and when EC_OP is '0'. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



# 10.1.92 SCB1\_INTR\_RX\_SET

Receiver interrupt set request register.

Address: 0x40070FC4
Retention: Not Retained

| Bits      | 7                | 6                  | 5                 | 4    | 3                         | 2                    | 1                     | 0                        |
|-----------|------------------|--------------------|-------------------|------|---------------------------|----------------------|-----------------------|--------------------------|
| SW Access | RW1S             | RW1S               | RW1S              | None | RW1S                      | RW1S                 | None                  | RW1S                     |
| HW Access | А                | Α                  | А                 | None | Α                         | А                    | None                  | А                        |
| Name      | SCB1_BLO<br>CKED | SCB1_UND<br>ERFLOW | SCB1_OVE<br>RFLOW | None | SCB1_FUL<br>L             | SCB1_NOT<br>_EMPTY   | None                  | SCB1_TRI<br>GGER         |
| Bits      | 15               | 14                 | 13                | 12   | 11                        | 10                   | 9                     | 8                        |
| SW Access |                  | None               |                   |      | RW1S                      | RW1S                 | RW1S                  | RW1S                     |
| HW Access |                  | None               |                   |      | А                         | А                    | А                     | А                        |
| Name      |                  | None [15:12]       |                   |      | SCB1_BRE<br>AK_DETEC<br>T | SCB1_BAU<br>D_DETECT | SCB1_PARI<br>TY_ERROR | SCB1_FRA<br>ME_ERRO<br>R |
| Bits      | 23               | 22                 | 21                | 20   | 19                        | 18                   | 17                    | 16                       |
| SW Access |                  |                    |                   | No   | ne                        |                      |                       |                          |
| HW Access |                  |                    |                   | No   | ne                        |                      |                       |                          |
| Name      |                  |                    |                   | None | [23:16]                   |                      |                       |                          |
| Bits      | 31               | 30                 | 29                | 28   | 27                        | 26                   | 25                    | 24                       |
| SW Access |                  | None               |                   |      |                           |                      |                       |                          |
| HW Access | None             |                    |                   |      |                           |                      |                       |                          |
| Name      |                  |                    |                   | None | [31:24]                   |                      |                       |                          |

| Bits | Name              | Description                                                                              |
|------|-------------------|------------------------------------------------------------------------------------------|
| 11   | SCB1_BREAK_DETECT | Write with '1' to set corresponding bit in interrupt status register. Default Value: 0   |
| 10   | SCB1_BAUD_DETECT  | Write with '1' to set corresponding bit in interrupt status register. Default Value: 0   |
| 9    | SCB1_PARITY_ERROR | Write with '1' to set corresponding bit in interrupt status register. Default Value: $0$ |
| 8    | SCB1_FRAME_ERROR  | Write with '1' to set corresponding bit in interrupt status register. Default Value: 0   |
| 7    | SCB1_BLOCKED      | Write with '1' to set corresponding bit in interrupt status register. Default Value: 0   |
| 6    | SCB1_UNDERFLOW    | Write with '1' to set corresponding bit in interrupt status register. Default Value: 0   |
| 5    | SCB1_OVERFLOW     | Write with '1' to set corresponding bit in interrupt status register. Default Value: 0   |



## 10.1.92 SCB1\_INTR\_RX\_SET (continued)

| 3 | SCB1_FULL      | Write with '1' to set corresponding bit in interrupt status register. Default Value: 0  |
|---|----------------|-----------------------------------------------------------------------------------------|
| 2 | SCB1_NOT_EMPTY | Write with '1' to set corresponding bit in interrupt status register. Default Value: 0  |
| 0 | SCB1_TRIGGER   | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0 |



## 10.1.93 SCB1\_INTR\_RX\_MASK

Receiver interrupt mask register.

Address: 0x40070FC8 Retention: Retained

| Bits      | 7                | 6                  | 5                 | 4    | 3                         | 2                    | 1                     | 0                        |
|-----------|------------------|--------------------|-------------------|------|---------------------------|----------------------|-----------------------|--------------------------|
| SW Access | RW               | RW                 | RW                | None | RW                        | RW                   | None                  | RW                       |
| HW Access | R                | R                  | R                 | None | R                         | R                    | None                  | R                        |
| Name      | SCB1_BLO<br>CKED | SCB1_UND<br>ERFLOW | SCB1_OVE<br>RFLOW | None | SCB1_FUL<br>L             | SCB1_NOT<br>_EMPTY   | None                  | SCB1_TRI<br>GGER         |
| Bits      | 15               | 14                 | 13                | 12   | 11                        | 10                   | 9                     | 8                        |
| SW Access | ii .             | No                 | ne                |      | RW                        | RW                   | RW                    | RW                       |
| HW Access |                  | None               |                   |      | R                         | R                    | R                     | R                        |
| Name      |                  | None [15:12]       |                   |      | SCB1_BRE<br>AK_DETEC<br>T | SCB1_BAU<br>D_DETECT | SCB1_PARI<br>TY_ERROR | SCB1_FRA<br>ME_ERRO<br>R |
| Bits      | 23               | 22                 | 21                | 20   | 19                        | 18                   | 17                    | 16                       |
| SW Access | 1                |                    |                   | No   | one                       |                      |                       |                          |
| HW Access | ii .             |                    |                   | No   | one                       |                      |                       |                          |
| Name      |                  |                    |                   | None | [23:16]                   |                      |                       |                          |
| Bits      | 31               | 30                 | 29                | 28   | 27                        | 26                   | 25                    | 24                       |
| SW Access | ii ii            | None               |                   |      |                           |                      |                       |                          |
| HW Access | 1                | None               |                   |      |                           |                      |                       |                          |
| Name      | ii ii            |                    |                   | None | [31:24]                   |                      |                       |                          |

| Bits | Name              | Description                                                                    |
|------|-------------------|--------------------------------------------------------------------------------|
| 11   | SCB1_BREAK_DETECT | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 10   | SCB1_BAUD_DETECT  | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 9    | SCB1_PARITY_ERROR | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 8    | SCB1_FRAME_ERROR  | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 7    | SCB1_BLOCKED      | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 6    | SCB1_UNDERFLOW    | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 5    | SCB1_OVERFLOW     | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |



#### 10.1.93 SCB1\_INTR\_RX\_MASK (continued)

| 3 | SCB1_FULL      | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
|---|----------------|--------------------------------------------------------------------------------|
| 2 | SCB1_NOT_EMPTY | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |
| 0 | SCB1_TRIGGER   | Mask bit for corresponding bit in interrupt request register. Default Value: 0 |



## 10.1.94 SCB1\_INTR\_RX\_MASKED

Receiver interrupt masked request register

Address: 0x40070FCC Retention: Retained

| Bits      | 7                | 6                  | 5                 | 4    | 3                         | 2                    | 1                     | 0                        |
|-----------|------------------|--------------------|-------------------|------|---------------------------|----------------------|-----------------------|--------------------------|
| SW Access | R                | R                  | R                 | None | R                         | R                    | None                  | R                        |
| HW Access | W                | W                  | W                 | None | W                         | W                    | None                  | W                        |
| Name      | SCB1_BLO<br>CKED | SCB1_UND<br>ERFLOW | SCB1_OVE<br>RFLOW | None | SCB1_FUL<br>L             | SCB1_NOT<br>_EMPTY   | None                  | SCB1_TRI<br>GGER         |
| Bits      | 15               | 14                 | 13                | 12   | 11                        | 10                   | 9                     | 8                        |
| SW Access |                  | No                 | ne                |      | R                         | R                    | R                     | R                        |
| HW Access |                  | No                 | ne                |      | W                         | W                    | W                     | W                        |
| Name      |                  | None [15:12]       |                   |      | SCB1_BRE<br>AK_DETEC<br>T | SCB1_BAU<br>D_DETECT | SCB1_PARI<br>TY_ERROR | SCB1_FRA<br>ME_ERRO<br>R |
| Bits      | 23               | 22                 | 21                | 20   | 19                        | 18                   | 17                    | 16                       |
| SW Access |                  |                    |                   | No   | ne                        |                      |                       |                          |
| HW Access |                  |                    |                   | No   | ne                        |                      |                       |                          |
| Name      |                  |                    |                   | None | [23:16]                   |                      |                       |                          |
| Bits      | 31               | 30                 | 29                | 28   | 27                        | 26                   | 25                    | 24                       |
| SW Access |                  | None               |                   |      |                           |                      |                       |                          |
| HW Access |                  | None               |                   |      |                           |                      |                       |                          |
| Name      |                  |                    |                   | None | [31:24]                   |                      |                       |                          |

| Bits | Name              | Description                                                          |
|------|-------------------|----------------------------------------------------------------------|
| 11   | SCB1_BREAK_DETECT | Logical and of corresponding request and mask bits. Default Value: 0 |
| 10   | SCB1_BAUD_DETECT  | Logical and of corresponding request and mask bits. Default Value: 0 |
| 9    | SCB1_PARITY_ERROR | Logical and of corresponding request and mask bits. Default Value: 0 |
| 8    | SCB1_FRAME_ERROR  | Logical and of corresponding request and mask bits. Default Value: 0 |
| 7    | SCB1_BLOCKED      | Logical and of corresponding request and mask bits. Default Value: 0 |
| 6    | SCB1_UNDERFLOW    | Logical and of corresponding request and mask bits. Default Value: 0 |
| 5    | SCB1_OVERFLOW     | Logical and of corresponding request and mask bits. Default Value: 0 |



#### 10.1.94 SCB1\_INTR\_RX\_MASKED (continued)

| 3 | SCB1_FULL      | Logical and of corresponding request and mask bits. Default Value: 0 |
|---|----------------|----------------------------------------------------------------------|
| 2 | SCB1_NOT_EMPTY | Logical and of corresponding request and mask bits. Default Value: 0 |
| 0 | SCB1_TRIGGER   | Logical and of corresponding request and mask bits. Default Value: 0 |

# 11 Programmable Clock Registers



This section discusses the Programmable Clock registers. It lists all the registers in mapping tables, in address order.

## 11.1 Register Details

| Register Name      | Address    |
|--------------------|------------|
| CLK_DIVIDER_A      | 0x40020000 |
| CLK_DIVIDER_B      | 0x40020040 |
| CLK_DIVIDER_C      | 0x40020080 |
| CLK_DIVIDER_FRAC_A | 0x40020100 |
| CLK_DIVIDER_FRAC_B | 0x40020140 |
| CLK_DIVIDER_FRAC_C | 0x40020180 |
| CLK_SELECT         | 0x40020200 |



## 11.1.1 CLK\_DIVIDER\_A

Clock Divider Configuration

Address: 0x40020000
Retention: Retained

| Bits      | 7                    | 6            | 5  | 4  | 3  | 2  | 1  | 0  |
|-----------|----------------------|--------------|----|----|----|----|----|----|
| SW Access | RW                   |              |    |    |    |    |    |    |
| HW Access |                      | R            |    |    |    |    |    |    |
| Name      | CLK_DIVIDER_A [7:0]  |              |    |    |    |    |    |    |
| Bits      | 15                   | 14           | 13 | 12 | 11 | 10 | 9  | 8  |
| SW Access | RW                   |              |    |    |    |    |    |    |
| HW Access |                      | R            |    |    |    |    |    |    |
| Name      | CLK_DIVIDER_A [15:8] |              |    |    |    |    |    |    |
| Bits      | 23                   | 22           | 21 | 20 | 19 | 18 | 17 | 16 |
| SW Access | None                 |              |    |    |    |    |    |    |
| HW Access | None                 |              |    |    |    |    |    |    |
| Name      | None [23:16]         |              |    |    |    |    |    |    |
| Bits      | 31                   | 30           | 29 | 28 | 27 | 26 | 25 | 24 |
| SW Access | RW                   | None         |    |    |    |    |    |    |
| HW Access | R                    | None         |    |    |    |    |    |    |
| Name      | CLK_ENAB<br>LE_A     | None [30:24] |    |    |    |    |    |    |

| Bits | Name          | Description                                                                                                                                                                                                                                                     |
|------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | CLK_ENABLE_A  | Enable divider A. Default Value: 0                                                                                                                                                                                                                              |
| 15:0 | CLK_DIVIDER_A | Divider value for divider A in the row. OUTPUT= INPUT / (DIVIDER_A+1). In other words, a value of 0 means divide by 1. Note that selecting divide by 1 (value 0) does not work for blocks that require full DIVIDED_CLOCK clock reconstruction Default Value: 0 |



## 11.1.2 CLK\_DIVIDER\_B

Clock Divider Configuration

Address: 0x40020040 Retention: Retained

| Bits      | 7                    | 6                   | 5            | 4  | 3  | 2  | 1  | 0  |
|-----------|----------------------|---------------------|--------------|----|----|----|----|----|
| SW Access | RW                   |                     |              |    |    |    |    |    |
| HW Access |                      | R                   |              |    |    |    |    |    |
| Name      |                      | CLK_DIVIDER_B [7:0] |              |    |    |    |    |    |
| Bits      | 15                   | 14                  | 13           | 12 | 11 | 10 | 9  | 8  |
| SW Access | RW                   |                     |              |    |    |    |    |    |
| HW Access |                      | R                   |              |    |    |    |    |    |
| Name      | CLK_DIVIDER_B [15:8] |                     |              |    |    |    |    |    |
| Bits      | 23                   | 22                  | 21           | 20 | 19 | 18 | 17 | 16 |
| SW Access | None                 |                     |              |    |    |    |    |    |
| HW Access | None                 |                     |              |    |    |    |    |    |
| Name      | None [23:16]         |                     |              |    |    |    |    |    |
| Bits      | 31                   | 30                  | 29           | 28 | 27 | 26 | 25 | 24 |
| SW Access | RW                   | RW                  | None         |    |    |    |    |    |
| HW Access | R                    | R                   | None         |    |    |    |    |    |
| Name      | CLK_ENAB<br>LE_B     | CLK_CASC<br>ADE_A_B | None [29:24] |    |    |    |    |    |

| Bits   | Name            | Description                                                                                                                                                                                                                                                                                                                    |
|--------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31     | CLK_ENABLE_B    | Enable divider B. Default Value: 0                                                                                                                                                                                                                                                                                             |
| 30     | CLK_CASCADE_A_B | Cascade divider A into divider B Default Value: 0                                                                                                                                                                                                                                                                              |
| 15 : 0 | CLK_DIVIDER_B   | Divider value for divider B in the row. OUTPUT= INPUT / (DIVIDER_B+1). In other words, a value of 0 means divide by 1. Note that selecting divide by 1 (value 0) does not work for blocks that require full DIVIDED_CLOCK clock reconstruction . Also note that dividide by 1 does not work if CASCADE_A_B=1. Default Value: 0 |



# 11.1.3 CLK\_DIVIDER\_C

Clock Divider Configuration

Address: 0x40020080 Retention: Retained

| Bits      | 7                | 6                    | 5  | 4         | 3          | 2       | 1  | 0  |  |  |  |
|-----------|------------------|----------------------|----|-----------|------------|---------|----|----|--|--|--|
| SW Access | RW               |                      |    |           |            |         |    |    |  |  |  |
| HW Access |                  | R                    |    |           |            |         |    |    |  |  |  |
| Name      |                  |                      |    | CLK_DIVID | ER_C [7:0] |         |    |    |  |  |  |
| Bits      | 15               | 14                   | 13 | 12        | 11         | 10      | 9  | 8  |  |  |  |
| SW Access |                  |                      |    | R         | W          |         |    |    |  |  |  |
| HW Access |                  | R                    |    |           |            |         |    |    |  |  |  |
| Name      |                  | CLK_DIVIDER_C [15:8] |    |           |            |         |    |    |  |  |  |
| Bits      | 23               | 22                   | 21 | 20        | 19         | 18      | 17 | 16 |  |  |  |
| SW Access |                  |                      |    | No        | ne         |         |    |    |  |  |  |
| HW Access |                  |                      |    | No        | ne         |         |    |    |  |  |  |
| Name      |                  |                      |    | None      | [23:16]    |         |    |    |  |  |  |
| Bits      | 31               | 30                   | 29 | 28        | 27         | 26      | 25 | 24 |  |  |  |
| SW Access | RW               | RW                   |    |           | No         | one     |    |    |  |  |  |
| HW Access | R                | R                    |    |           | No         | one     |    |    |  |  |  |
| Name      | CLK_ENAB<br>LE_C | CLK_CASC<br>ADE_B_C  |    |           | None       | [29:24] |    |    |  |  |  |

| Bits | Name            | Description                                                                                                                                                                                                                                                                                                                   |
|------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | CLK_ENABLE_C    | Enable divider C.<br>Default Value: 0                                                                                                                                                                                                                                                                                         |
| 30   | CLK_CASCADE_B_C | Cascade divider B into divider C Default Value: 0                                                                                                                                                                                                                                                                             |
| 15:0 | CLK_DIVIDER_C   | Divider value for divider C in the row. OUTPUT= INPUT / (DIVIDER_C+1). In other words, a value of 0 means divide by 1. Note that selecting divide by 1 (value 0) does not work for blocks that require full DIVIDED_CLOCK clock reconstruction. Also note that dividide by 1 does not work if CASCADE_A_B=1. Default Value: 0 |



# 11.1.4 CLK\_DIVIDER\_FRAC\_A

Frac Divider Configuration Address: 0x40020100 Retention: Retained

|           | П                | 1                    |    |                    | 1            |    |    |    |  |  |  |
|-----------|------------------|----------------------|----|--------------------|--------------|----|----|----|--|--|--|
| Bits      | 7                | 6                    | 5  | 4                  | 3            | 2  | 1  | 0  |  |  |  |
| SW Access |                  | RW                   |    |                    |              |    |    |    |  |  |  |
| HW Access |                  | R                    |    |                    |              |    |    |    |  |  |  |
| Name      |                  |                      |    | CLK_DIVID          | DER_A [7:0]  |    |    |    |  |  |  |
| Bits      | 15               | 14                   | 13 | 12                 | 11           | 10 | 9  | 8  |  |  |  |
| SW Access |                  | RW                   |    |                    |              |    |    |    |  |  |  |
| HW Access |                  | R                    |    |                    |              |    |    |    |  |  |  |
| Name      |                  | CLK_DIVIDER_A [15:8] |    |                    |              |    |    |    |  |  |  |
| Bits      | 23               | 22                   | 21 | 20                 | 19           | 18 | 17 | 16 |  |  |  |
| SW Access |                  | None                 |    | RW                 |              |    |    |    |  |  |  |
| HW Access |                  | None                 |    | R                  |              |    |    |    |  |  |  |
| Name      |                  | None [23:21]         |    | CLK_FRAC_A [20:16] |              |    |    |    |  |  |  |
| Bits      | 31               | 30                   | 29 | 28                 | 27           | 26 | 25 | 24 |  |  |  |
| SW Access | RW               |                      |    |                    | None         |    |    |    |  |  |  |
| HW Access | R                |                      |    |                    | None         |    |    |    |  |  |  |
| Name      | CLK_ENAB<br>LE_A |                      |    |                    | None [30:24] |    |    |    |  |  |  |

| Bits    | Name          | Description                                                                                                                                                                                                                                                       |
|---------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31      | CLK_ENABLE_A  | Enable divider A. Default Value: 0                                                                                                                                                                                                                                |
| 20 : 16 | CLK_FRAC_A    | Fractional divider value: 0/32 31/32<br>Default Value: 0                                                                                                                                                                                                          |
| 15 : 0  | CLK_DIVIDER_A | Divider value for divider A in the row. OUTPUT= INPUT / (DIVIDER_A+1). In other words, a value of 0 means divide by 1. Note that selecting divide by 1 (value 0) does not work for blocks that require full DIVIDED_CLOCK clock reconstruction.  Default Value: 0 |



# 11.1.5 CLK\_DIVIDER\_FRAC\_B

Frac Divider Configuration Address: 0x40020140 Retention: Retained

| Bits      | 7                | 6                    | 5  | 4                  | 3    | 2       | 1  | 0  |  |  |  |
|-----------|------------------|----------------------|----|--------------------|------|---------|----|----|--|--|--|
| SW Access |                  | RW                   |    |                    |      |         |    |    |  |  |  |
| HW Access |                  | R                    |    |                    |      |         |    |    |  |  |  |
| Name      |                  | CLK_DIVIDER_B [7:0]  |    |                    |      |         |    |    |  |  |  |
| Bits      | 15               | 14                   | 13 | 12                 | 11   | 10      | 9  | 8  |  |  |  |
| SW Access |                  | RW                   |    |                    |      |         |    |    |  |  |  |
| HW Access |                  | R                    |    |                    |      |         |    |    |  |  |  |
| Name      |                  | CLK_DIVIDER_B [15:8] |    |                    |      |         |    |    |  |  |  |
| Bits      | 23               | 22                   | 21 | 20                 | 19   | 18      | 17 | 16 |  |  |  |
| SW Access |                  | None                 |    | RW                 |      |         |    |    |  |  |  |
| HW Access |                  | None                 |    | R                  |      |         |    |    |  |  |  |
| Name      |                  | None [23:21]         |    | CLK_FRAC_B [20:16] |      |         |    |    |  |  |  |
| Bits      | 31               | 30                   | 29 | 28                 | 27   | 26      | 25 | 24 |  |  |  |
| SW Access | RW               | RW                   |    |                    | No   | one     |    |    |  |  |  |
| HW Access | R                | R                    |    |                    | No   | one     |    |    |  |  |  |
| Name      | CLK_ENAB<br>LE_B | CLK_CASC<br>ADE_A_B  |    |                    | None | [29:24] |    |    |  |  |  |

| Bits    | Name            | Description                                                                                                                                                                                                                                                                                                                   |
|---------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31      | CLK_ENABLE_B    | Enable divider B.<br>Default Value: 0                                                                                                                                                                                                                                                                                         |
| 30      | CLK_CASCADE_A_B | Cascade divider A into divider B Default Value: 0                                                                                                                                                                                                                                                                             |
| 20 : 16 | CLK_FRAC_B      | Fractional divider value: 0/32 31/32<br>Default Value: 0                                                                                                                                                                                                                                                                      |
| 15 : 0  | CLK_DIVIDER_B   | Divider value for divider B in the row. OUTPUT= INPUT / (DIVIDER_B+1). In other words, a value of 0 means divide by 1. Note that selecting divide by 1 (value 0) does not work for blocks that require full DIVIDED_CLOCK clock reconstruction. Also note that dividide by 1 does not work if CASCADE_A_B=1. Default Value: 0 |



# 11.1.6 CLK\_DIVIDER\_FRAC\_C

Frac Divider Configuration
Address: 0x40020180
Retention: Retained

| Bits      | 7                | 6                    | 5            | 4                  | 3  | 2   | 1  | 0  |  |  |  |
|-----------|------------------|----------------------|--------------|--------------------|----|-----|----|----|--|--|--|
| SW Access | ii .             | RW                   |              |                    |    |     |    |    |  |  |  |
| HW Access | ii .             | R                    |              |                    |    |     |    |    |  |  |  |
| Name      |                  | CLK_DIVIDER_C [7:0]  |              |                    |    |     |    |    |  |  |  |
| Bits      | 15               | 14                   | 13           | 12                 | 11 | 10  | 9  | 8  |  |  |  |
| SW Access |                  | RW                   |              |                    |    |     |    |    |  |  |  |
| HW Access |                  | R                    |              |                    |    |     |    |    |  |  |  |
| Name      |                  | CLK_DIVIDER_C [15:8] |              |                    |    |     |    |    |  |  |  |
| Bits      | 23               | 22                   | 21           | 20                 | 19 | 18  | 17 | 16 |  |  |  |
| SW Access | ii ii            | None                 |              | RW                 |    |     |    |    |  |  |  |
| HW Access | 1                | None                 |              | R                  |    |     |    |    |  |  |  |
| Name      |                  | None [23:21]         |              | CLK_FRAC_C [20:16] |    |     |    |    |  |  |  |
| Bits      | 31               | 30                   | 29           | 28                 | 27 | 26  | 25 | 24 |  |  |  |
| SW Access | RW               | RW                   |              |                    | No | ne  |    |    |  |  |  |
| HW Access | R                | R                    |              |                    | No | one |    |    |  |  |  |
| Name      | CLK_ENAB<br>LE_C | CLK_CASC<br>ADE_B_C  | None [29:24] |                    |    |     |    |    |  |  |  |

| Bits    | Name            | Description                                                                                                                                                                                                                                                                                                                   |
|---------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31      | CLK_ENABLE_C    | Enable divider C. Default Value: 0                                                                                                                                                                                                                                                                                            |
| 30      | CLK_CASCADE_B_C | Cascade divider B into divider C Default Value: 0                                                                                                                                                                                                                                                                             |
| 20 : 16 | CLK_FRAC_C      | Fractional divider value: 0/32 31/32<br>Default Value: 0                                                                                                                                                                                                                                                                      |
| 15:0    | CLK_DIVIDER_C   | Divider value for divider C in the row. OUTPUT= INPUT / (DIVIDER_C+1). In other words, a value of 0 means divide by 1. Note that selecting divide by 1 (value 0) does not work for blocks that require full DIVIDED_CLOCK clock reconstruction. Also note that dividide by 1 does not work if CASCADE_A_B=1. Default Value: 0 |



## 11.1.7 CLK\_SELECT

Clock Routing Configuration

Address: 0x40020200 Retention: Retained

| Bits      | 7           | 6          | 5  | 4                     | 3      | 2         | 1           | 0  |  |
|-----------|-------------|------------|----|-----------------------|--------|-----------|-------------|----|--|
| SW Access | No          | ne         | R  | W                     |        | R         | W           |    |  |
| HW Access | No          | ne         | F  | R                     |        | [         | R           |    |  |
| Name      | None        | None [7:6] |    | CLK_DIVIDER_ABC [5:4] |        | CLK_DIVIE | DER_N [3:0] |    |  |
| Bits      | 15          | 14         | 13 | 12                    | 11     | 10        | 9           | 8  |  |
| SW Access |             |            |    | No                    | ne     |           |             |    |  |
| HW Access |             |            |    | No                    | ne     |           |             |    |  |
| Name      | None [15:8] |            |    |                       |        |           |             |    |  |
| Bits      | 23          | 22         | 21 | 20                    | 19     | 18        | 17          | 16 |  |
| SW Access |             |            | '  | No                    | ne     |           |             |    |  |
| HW Access |             |            |    | No                    | ne     |           |             |    |  |
| Name      |             |            |    | None [                | 23:16] |           |             |    |  |
| Bits      | 31          | 30         | 29 | 28                    | 27     | 26        | 25          | 24 |  |
| SW Access |             |            |    | No                    | ne     |           |             |    |  |
| HW Access |             |            |    | No                    | ne     |           |             |    |  |
| Name      |             |            |    | None [                | 31:24] |           |             |    |  |

| Bits | Name            | Description                                                                                                                                                                                                                                                            |
|------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5:4  | CLK_DIVIDER_ABC | Select which divider from row to use.<br>Default Value: 0                                                                                                                                                                                                              |
|      |                 | 0x0: OFF:<br>Clock disabled                                                                                                                                                                                                                                            |
|      |                 | <b>0x1: A:</b> Divider N-A                                                                                                                                                                                                                                             |
|      |                 | <b>0x2: B:</b> Divider N-B                                                                                                                                                                                                                                             |
|      |                 | <b>0x3: C:</b> Divider N-C                                                                                                                                                                                                                                             |
| 3:0  | CLK_DIVIDER_N   | Select divider bank row to source clock from. Addressed as following: 0 to NUMDIV-1: Non-fractional divider NUMDIV to NUMFRACDIV: Fractional divider E.g. PSOC4A NUMDIV=3, NUMFRACDIV=1 0 to 2: non-fractional divider 0 to 2 3: fractional divider 0 Default Value: 0 |

# 12 Supervisory Flash Registers



This section discusses the Supervisory Flash (SFLASH) registers. It lists all the registers in mapping tables, in address order.

## 12.1 Register Details

| Register Name              | Address    |
|----------------------------|------------|
| SFLASH_SILICON_ID          | 0x0FFFF244 |
| SFLASH_HIB_KEY_DELAY       | 0x0FFFF250 |
| SFLASH_DPSLP_KEY_DELAY     | 0x0FFFF252 |
| SFLASH_CSD_TRIM1_HVIDAC    | 0x0FFFF260 |
| SFLASH_CSD_TRIM2_HVIDAC    | 0x0FFFF261 |
| SFLASH_CSD_TRIM1_CSD       | 0x0FFFF262 |
| SFLASH_CSD_TRIM2_CSD       | 0x0FFFF263 |
| SFLASH_SAR_TEMP_MULTIPLIER | 0x0FFFF264 |
| SFLASH_SAR_TEMP_OFFSET     | 0x0FFFF266 |



## 12.1.1 SFLASH\_SILICON\_ID

Silicon ID

Address: 0x0FFFF244
Retention: Retained

| Bits      | 7    | 6                     | 5  | 4       | 3          | 2  | 1  | 0  |  |  |  |
|-----------|------|-----------------------|----|---------|------------|----|----|----|--|--|--|
| SW Access | RW   |                       |    |         |            |    |    |    |  |  |  |
| HW Access |      |                       |    | No      | ne         |    |    |    |  |  |  |
| Name      |      |                       |    | SFLASH  | _ID [7:0]  |    |    |    |  |  |  |
| Bits      | 15   | 15 14 13 12 11 10 9 8 |    |         |            |    |    |    |  |  |  |
| SW Access | RW   |                       |    |         |            |    |    |    |  |  |  |
| HW Access | None |                       |    |         |            |    |    |    |  |  |  |
| Name      |      |                       |    | SFLASH_ | _ID [15:8] |    |    |    |  |  |  |
| Bits      | 23   | 22                    | 21 | 20      | 19         | 18 | 17 | 16 |  |  |  |
| SW Access |      |                       |    | No      | ne         |    |    |    |  |  |  |
| HW Access |      |                       |    | No      | ne         |    |    |    |  |  |  |
| Name      |      |                       |    | None [  | 23:16]     |    |    |    |  |  |  |
| Bits      | 31   | 30                    | 29 | 28      | 27         | 26 | 25 | 24 |  |  |  |
| SW Access |      |                       |    | No      | ne         |    |    |    |  |  |  |
| HW Access |      |                       |    | No      | ne         |    |    |    |  |  |  |
| Name      |      |                       |    | None [  | 31:241     |    |    |    |  |  |  |

BitsNameDescription15:0SFLASH\_IDSilicon ID<br/>Default Value: X



# 12.1.2 SFLASH\_HIB\_KEY\_DELAY

Hibernate wakeup value for PWR\_KEY\_DELAY

Address: 0x0FFFF250 Retention: Retained

| Bits      | 7  | 7 6 5 4 3 2 1 0             |      |         |  |  |   |                    |
|-----------|----|-----------------------------|------|---------|--|--|---|--------------------|
| SW Access |    | RW                          |      |         |  |  |   |                    |
| HW Access |    | R                           |      |         |  |  |   |                    |
| Name      |    | SFLASH_WAKEUP_HOLDOFF [7:0] |      |         |  |  |   |                    |
| Bits      | 15 | 15 14 13 12 11 10 9 8       |      |         |  |  |   |                    |
| SW Access |    | None RW                     |      |         |  |  |   | W                  |
| HW Access |    | None R                      |      |         |  |  | २ |                    |
| Name      |    |                             | None | [15:10] |  |  |   | KEUP_HOLD<br>[9:8] |

| Bits | Name                      | Description                                                                                                                                                                                                                                  |
|------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9:0  | SFLASH_WAKEUP_HOL<br>DOFF | Delay (in 12MHz IMO clock cycles) to wait for references to settle on wakeup from hibernate/ deepsleep. PBOD is ignored and system does not resume until this delay expires. Note that the same delay on POR is hard-coded. Default Value: X |



#### 12.1.3 SFLASH\_DPSLP\_KEY\_DELAY

DeepSleep wakeup value for PWR\_KEY\_DELAY

Address: 0x0FFFF252 Retention: Retained

| Bits      | 7  | 6                                           | 5 | 4 | 3 | 2 | 1 | 0  |  |
|-----------|----|---------------------------------------------|---|---|---|---|---|----|--|
| SW Access |    | RW                                          |   |   |   |   |   |    |  |
| HW Access |    | R                                           |   |   |   |   |   |    |  |
| Name      |    | SFLASH_WAKEUP_HOLDOFF [7:0]                 |   |   |   |   |   |    |  |
| Bits      | 15 | 15 14 13 12 11 10 9 8                       |   |   |   |   |   |    |  |
| SW Access |    | None                                        |   |   |   |   |   | RW |  |
| HW Access |    | None R                                      |   |   |   |   | ₹ |    |  |
| Name      |    | None [15:10] SFLASH_WAKEUP_HOL<br>OFF [9:8] |   |   |   |   |   |    |  |

| Bits | Name                      | Description                                                                                                                                                                                                                                  |
|------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9:0  | SFLASH_WAKEUP_HOL<br>DOFF | Delay (in 12MHz IMO clock cycles) to wait for references to settle on wakeup from hibernate/deepsleep. PBOD is ignored and system does not resume until this delay expires. Note that the same delay on POR is hard-coded.  Default Value: X |



## 12.1.4 SFLASH\_CSD\_TRIM1\_HVIDAC

CSD Trim Data for HVIDAC operation

Address: 0x0FFFF260 Retention: Retained

| Bits      | 7                  | 6    | 5 | 4 | 3 | 2 | 1 | 0 |
|-----------|--------------------|------|---|---|---|---|---|---|
| SW Access |                    | RW   |   |   |   |   |   |   |
| HW Access |                    | None |   |   |   |   |   |   |
| Name      | SFLASH_TRIM8 [7:0] |      |   |   |   |   |   |   |

BitsNameDescription7:0SFLASH\_TRIM8Trim data<br/>Default Value: X



## 12.1.5 SFLASH\_CSD\_TRIM2\_HVIDAC

CSD Trim Data for HVIDAC operation

Address: 0x0FFFF261 Retention: Retained

| Bits      | 7                  | 6    | 5 | 4 | 3 | 2 | 1 | 0 |
|-----------|--------------------|------|---|---|---|---|---|---|
| SW Access |                    | RW   |   |   |   |   |   |   |
| HW Access |                    | None |   |   |   |   |   |   |
| Name      | SFLASH_TRIM8 [7:0] |      |   |   |   |   |   |   |

BitsNameDescription7:0SFLASH\_TRIM8Trim data<br/>Default Value: X



## 12.1.6 SFLASH\_CSD\_TRIM1\_CSD

CSD Trim Data for (normal) CSD operation

Address: 0x0FFFF262 Retention: Retained

| Bits      | 7                  | 6    | 5 | 4 | 3 | 2 | 1 | 0 |
|-----------|--------------------|------|---|---|---|---|---|---|
| SW Access |                    | RW   |   |   |   |   |   |   |
| HW Access |                    | None |   |   |   |   |   |   |
| Name      | SFLASH_TRIM8 [7:0] |      |   |   |   |   |   |   |

BitsNameDescription7:0SFLASH\_TRIM8Trim data<br/>Default Value: X



## 12.1.7 SFLASH\_CSD\_TRIM2\_CSD

CSD Trim Data for (normal) CSD operation

Address: 0x0FFFF263 Retention: Retained

| Bits      | 7                  | 6    | 5 | 4 | 3 | 2 | 1 | 0 |
|-----------|--------------------|------|---|---|---|---|---|---|
| SW Access |                    | RW   |   |   |   |   |   |   |
| HW Access |                    | None |   |   |   |   |   |   |
| Name      | SFLASH_TRIM8 [7:0] |      |   |   |   |   |   |   |

Bits Name Description
7:0 SFLASH\_TRIM8 Trim data

Default Value: X



## 12.1.8 SFLASH\_SAR\_TEMP\_MULTIPLIER

SAR Temperature Sensor Multiplication Factor

Address: 0x0FFFF264 Retention: Retained

| Bits      | 7                             | 6                            | 5  | 4  | 3  | 2  | 1 | 0 |
|-----------|-------------------------------|------------------------------|----|----|----|----|---|---|
| SW Access |                               | RW                           |    |    |    |    |   |   |
| HW Access |                               | None                         |    |    |    |    |   |   |
| Name      |                               | SFLASH_TEMP_MULTIPLIER [7:0] |    |    |    |    |   |   |
| Bits      | 15                            | 14                           | 13 | 12 | 11 | 10 | 9 | 8 |
| SW Access |                               | RW                           |    |    |    |    |   |   |
| HW Access |                               | None                         |    |    |    |    |   |   |
|           | SFLASH_TEMP_MULTIPLIER [15:8] |                              |    |    |    |    |   |   |

| Bits | Name                       | Description                                           |
|------|----------------------------|-------------------------------------------------------|
| 15:0 | SFLASH_TEMP_MULTIP<br>LIER | Multiplier value for SAR temperature Default Value: X |



## 12.1.9 SFLASH\_SAR\_TEMP\_OFFSET

SAR Temperature Sensor Offset

Address: 0x0FFFF266 Retention: Retained

| Bits      | 7  | 6                         | 5 | 4  | 3 | 2 | 1 | 0 |
|-----------|----|---------------------------|---|----|---|---|---|---|
| SW Access |    | RW                        |   |    |   |   |   |   |
| HW Access |    | None                      |   |    |   |   |   |   |
| Name      |    | SFLASH_TEMP_OFFSET [7:0]  |   |    |   |   |   |   |
| Bits      | 15 | 15 14 13 12 11 10 9 8     |   |    |   |   |   |   |
| SW Access |    |                           |   | R\ | V |   |   |   |
| HW Access |    | None                      |   |    |   |   |   |   |
| Name      |    | SFLASH_TEMP_OFFSET [15:8] |   |    |   |   |   |   |

| Bits | Name               | Description                                              |
|------|--------------------|----------------------------------------------------------|
| 15:0 | SFLASH_TEMP_OFFSET | Offset value for SAR temperature sensor Default Value: X |

# 13 System Resources Sub-System Registers



This section discusses the System Resources Sub-System (SRSS) registers. It lists all the registers in mapping tables, in address order.

## 13.1 Register Details

| Register Name   | Address    |
|-----------------|------------|
| PWR_CONTROL     | 0x400B0000 |
| PWR_INTR        | 0x400B0004 |
| PWR_INTR_MASK   | 0x400B0008 |
| PWR_KEY_DELAY   | 0x400B000C |
| PWR_VMON_CONFIG | 0x400B0018 |
| PWR_BOD_KEY     | 0x400B0028 |
| PWR_STOP        | 0x400B002C |
| CLK_SELECT      | 0x400B0100 |
| CLK_ILO_CONFIG  | 0x400B0104 |
| CLK_IMO_CONFIG  | 0x400B0108 |
| CLK_IMO_SPREAD  | 0x400B010C |
| WDT_CTRLOW      | 0x400B0200 |
| WDT_CTRHIGH     | 0x400B0204 |
| WDT_MATCH       | 0x400B0208 |
| WDT_CONFIG      | 0x400B020C |
| WDT_CONTROL     | 0x400B0210 |
| RES_CAUSE       | 0x400B0300 |
| CLK_IMO_TRIM2   | 0x400BFF2C |



## 13.1.1 PWR\_CONTROL

Power Mode Control
Address: 0x400B0000
Retention: Retained

| Bits      | 7              | 6           | 5                | 4                     | 3                | 2    | 1                | 0                |  |  |  |
|-----------|----------------|-------------|------------------|-----------------------|------------------|------|------------------|------------------|--|--|--|
| SW Access | No             | ne          | R                | R                     | R                |      |                  |                  |  |  |  |
| HW Access | No             | ne          | RW               | RW                    |                  | R    | W                |                  |  |  |  |
| Name      | None           | : [7:6]     | LPM_READ<br>Y    | DEBUG_SE<br>SSION     | POWER_MODE [3:0] |      |                  |                  |  |  |  |
| Bits      | 15             | 14          | 14 13 12 11 10 9 |                       |                  |      |                  |                  |  |  |  |
| SW Access |                | None        |                  |                       |                  |      |                  |                  |  |  |  |
| HW Access |                | None        |                  |                       |                  |      |                  |                  |  |  |  |
| Name      |                | None [15:8] |                  |                       |                  |      |                  |                  |  |  |  |
| Bits      | 23             | 22          | 21               | 20                    | 19               | 18   | 17               | 16               |  |  |  |
| SW Access | RW             |             |                  |                       | None             |      |                  |                  |  |  |  |
| HW Access | R              |             |                  |                       | None             |      |                  |                  |  |  |  |
| Name      | EXT_VCCD       |             |                  |                       | None [22:16]     |      |                  |                  |  |  |  |
| Bits      | 31             | 30          | 29               | 28                    | 27               | 26   | 25               | 24               |  |  |  |
| SW Access | RW             | None        | RW               | RW1S                  | RW               | None | RW1S             | RW               |  |  |  |
| HW Access | R              | None        | R                | R                     | А                | None | RW0C             | R                |  |  |  |
| Name      | HIBER-<br>NATE | None        | LFCLK_SH<br>ORT  | HIBERNAT<br>E_DISABLE | FIMO_DISA<br>BLE | None | HVMON_R<br>ELOAD | HVMON_E<br>NABLE |  |  |  |

| Bits | Name        | Description                                                                                                                                                                                                                                                                  |
|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | HIBERNATE   | Selects between HIBERNATE/DEEPSLEEP modes when Cortex-M0 enters low power mode (SleepDeep). Note: this bit is ignored when HIBERNATE_DISABLE=1. Default Value: 1                                                                                                             |
|      |             | 0x0: DEEP_SLEEP: Enter DeepSleep mode when CPU asserts SLEEPDEEP signal                                                                                                                                                                                                      |
|      |             | 0x1: HIBERNATE:<br>Enter Hibernate mode when CPU asserts SLEEPDEEP signal                                                                                                                                                                                                    |
| 29   | LFCLK_SHORT | Short LFCLK and Deep-Sleep power rails in DeepSleep power mode. This mode selection affects the accuracy specifications of the ILO oscillator due to supply noise. See Data Sheet for more details.  0: Do not short power domains  1: Short power domains  Default Value: 0 |



| 13.1.1 | PWR_CONTRO        | DL (continued)                                                                                                                                                                                                                                                                                                                                                         |
|--------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 28     | HIBERNATE_DISABLE | O: Normal operation, HIBERNATE works as described 1: HIBERNATE bit is ignored, Hibernate mode is permanently disabled (part will go to DeepSleep instead.  Note: This bit is a write-once bit until the next reset.  Default Value: 0                                                                                                                                  |
| 27     | FIMO_DISABLE      | This bit is asserted during the boot process 0: Forces IMO to operate at 12MHz, ignore its frequency and trim settings and operate independent on its external references. 1: Turns IMO into normal operational mode Default Value: 0                                                                                                                                  |
| 25     | HVMON_RELOAD      | Firmware writes 1 to reload HV State in hibernate shadow copy. Hardware clears this bit after reload was successful. Wait at least 9 cycles after writing/recalling NVL before reloading the HV-MON.  Default Value: 0                                                                                                                                                 |
| 24     | HVMON_ENABLE      | HV State Monitoring is disabled     HV State Monitoring is automatically enable by sleep controller     Default Value: 1                                                                                                                                                                                                                                               |
| 23     | EXT_VCCD          | Indicates that Vccd is provided externally (on Vccd pin). Setting this bit turns off the active regulator and will lead to system reset (PBOD) unless both Vddd and Vccd pins are supplied externally.  Default Value: 0                                                                                                                                               |
| 5      | LPM_READY         | Indicates whether the low power mode regulators are ready to enter DEEPSLEEP or HIBER-NATE mode.  0: If DEEPSLEEP or HIBERNATE mode is requested, device will enter SLEEP mode. When low power regulators are ready, device will automatically enter the originally requested mode.  1: Normal operation. DEEPSLEEP and HIBERNATE work as described.  Default Value: 0 |
| 4      | DEBUG_SESSION     | Indicates whether a debug session is active Default Value: 0                                                                                                                                                                                                                                                                                                           |
|        |                   | 0x0: NO_SESSION: No debug session active                                                                                                                                                                                                                                                                                                                               |
|        |                   | 0x1: SESSION_ACTIVE: Debug session is active                                                                                                                                                                                                                                                                                                                           |
| 3:0    | POWER_MODE        | Current power mode of the device. Note that this field cannot be read in all power modes on actual silicon.  Default Value: 0                                                                                                                                                                                                                                          |
|        |                   | 0x0: RESET:<br>RESET state                                                                                                                                                                                                                                                                                                                                             |
|        |                   | 0x1: ACTIVE: ACTIVE state                                                                                                                                                                                                                                                                                                                                              |
|        |                   | 0x2: SLEEP:<br>SLEEP state                                                                                                                                                                                                                                                                                                                                             |
|        |                   | 0x3: DEEP_SLEEP: DEEP_SLEEP state                                                                                                                                                                                                                                                                                                                                      |

**0x4: HIBERNATE:** HIBERNATE state



#### 13.1.2 **PWR\_INTR**

Power System Interrupt Register

Address: 0x400B0004 Retention: Retained

| Bits      | 7           | 6  | 5    | 4       | 3       | 2  | 1    | 0    |
|-----------|-------------|----|------|---------|---------|----|------|------|
| SW Access |             |    | No   | ne      |         |    | RW1C | None |
| HW Access |             | А  | None |         |         |    |      |      |
| Name      |             |    | None | e [7:2] |         |    | LVD  | None |
| Bits      | 15          | 14 | 13   | 12      | 11      | 10 | 9    | 8    |
| SW Access | None        |    |      |         |         |    |      |      |
| HW Access | None        |    |      |         |         |    |      |      |
| Name      | None [15:8] |    |      |         |         |    |      |      |
| Bits      | 23          | 22 | 21   | 20      | 19      | 18 | 17   | 16   |
| SW Access |             |    |      | No      | ne      |    |      |      |
| HW Access |             |    |      | No      | one     |    |      |      |
| Name      |             |    |      | None    | [23:16] |    |      |      |
| Bits      | 31          | 30 | 29   | 28      | 27      | 26 | 25   | 24   |
| SW Access |             |    |      | No      | one     |    |      |      |
| HW Access |             |    |      | No      | one     |    |      |      |
| Name      |             |    |      | None    | [31:24] |    |      |      |

| Bits | Name | Description                               |
|------|------|-------------------------------------------|
| 1    | LVD  | Indicates an Low Voltage Detect interrupt |
|      |      | Default Value: 0                          |



## 13.1.3 PWR\_INTR\_MASK

Power System Interrupt Mask Register

Address: 0x400B0008 Retention: Retained

| Bits      | 7           | 6  | 5    | 4     | 3       | 2  | 1   | 0    |
|-----------|-------------|----|------|-------|---------|----|-----|------|
| SW Access |             |    | No   | ne    |         |    | RW  | None |
| HW Access |             |    | No   | ne    |         |    | R   | None |
| Name      |             |    | None | [7:2] |         |    | LVD | None |
| Bits      | 15          | 14 | 13   | 12    | 11      | 10 | 9   | 8    |
| SW Access | None        |    |      |       |         |    |     |      |
| HW Access | None        |    |      |       |         |    |     |      |
| Name      | None [15:8] |    |      |       |         |    |     |      |
| Bits      | 23          | 22 | 21   | 20    | 19      | 18 | 17  | 16   |
| SW Access |             |    |      | No    | one     |    |     |      |
| HW Access |             |    |      | No    | one     |    |     |      |
| Name      |             |    |      | None  | [23:16] |    |     |      |
| Bits      | 31          | 30 | 29   | 28    | 27      | 26 | 25  | 24   |
| SW Access |             |    |      | No    | ne      |    |     |      |
| HW Access | None        |    |      |       |         |    |     |      |
| Name      |             |    |      | None  | [31:24] |    |     |      |

| Bits | Name | Description                   |
|------|------|-------------------------------|
| 1    | LVD  | 1: Propagate interrupt to CPU |
|      |      | Default Value: 0              |



#### 13.1.4 PWR\_KEY\_DELAY

Power System Key Register

Address: 0x400B000C Retention: Retained

| Bits      | 7                      | 6                    | 5  | 4    | 3       | 2  | 1  | 0           |  |  |  |
|-----------|------------------------|----------------------|----|------|---------|----|----|-------------|--|--|--|
| SW Access |                        | RW                   |    |      |         |    |    |             |  |  |  |
| HW Access |                        | R                    |    |      |         |    |    |             |  |  |  |
| Name      |                        | WAKEUP_HOLDOFF [7:0] |    |      |         |    |    |             |  |  |  |
| Bits      | 15                     | 5 14 13 12 11 10 9 8 |    |      |         |    |    |             |  |  |  |
| SW Access |                        | RW                   |    |      |         |    |    |             |  |  |  |
| HW Access |                        | R                    |    |      |         |    |    |             |  |  |  |
| Name      | None [15:10] WAKEUP_HO |                      |    |      |         |    |    | OLDOFF [9:8 |  |  |  |
| Bits      | 23                     | 22                   | 21 | 20   | 19      | 18 | 17 | 16          |  |  |  |
| SW Access |                        |                      | '  | No   | ne      | '  |    |             |  |  |  |
| HW Access |                        |                      |    | No   | one     |    |    |             |  |  |  |
| Name      |                        |                      |    | None | [23:16] |    |    |             |  |  |  |
| Bits      | 31                     | 30                   | 29 | 28   | 27      | 26 | 25 | 24          |  |  |  |
| SW Access |                        |                      |    | No   | one     |    |    |             |  |  |  |
| HW Access |                        |                      |    | No   | one     |    |    |             |  |  |  |
| Name      |                        |                      |    | None | [31:24] |    |    |             |  |  |  |

Bits Name Description

9:0 WAKEUP\_HOLDOFF

Delay (in 12MHz IMO clock cycles) to wait for references to settle on wakeup from hibernate/ deepsleep. PBOD is ignored and system does not resume until this delay expires. Note that the same delay on POR is hard-coded.

Default Value: 780



## 13.1.5 PWR\_VMON\_CONFIG

Voltage Monitoring Trim and Configuration

Address: 0x400B0018 Retention: Retained

| Bits      | 7            | 6                   | 5  | 4    | 3       | 2         | 1       | 0                   |  |
|-----------|--------------|---------------------|----|------|---------|-----------|---------|---------------------|--|
| SW Access |              | RW                  |    |      | F       | RW        |         | RW                  |  |
| HW Access |              | R                   |    |      |         | R         |         | R                   |  |
| Name      | VMO          | VMON_DDFT_SEL [7:5] |    |      | LVD_S   | SEL [4:1] |         | LVD_EN              |  |
| Bits      | 15           | 14                  | 13 | 12   | 11      | 10        | 9       | 8                   |  |
| SW Access |              |                     | No | one  |         |           |         | RW                  |  |
| HW Access | None         |                     |    |      |         |           |         | R                   |  |
| Name      | None [15:10] |                     |    |      |         |           | VMON_AD | VMON_ADFT_SEL [9:8] |  |
| Bits      | 23           | 22                  | 21 | 20   | 19      | 18        | 17      | 16                  |  |
| SW Access |              |                     |    | No   | one     | '         |         |                     |  |
| HW Access |              |                     |    | No   | one     |           |         |                     |  |
| Name      |              |                     |    | None | [23:16] |           |         |                     |  |
| Bits      | 31           | 30                  | 29 | 28   | 27      | 26        | 25      | 24                  |  |
| SW Access |              |                     | 1  | No   | one     |           | -       |                     |  |
| HW Access |              |                     |    | No   | one     |           |         |                     |  |
| Name      |              |                     |    | None | [31:24] |           |         |                     |  |

| Bits | Name          | Description                  |
|------|---------------|------------------------------|
| 9:8  | VMON_ADFT_SEL | Reserved<br>Default Value: 0 |
| 7:5  | VMON_DDFT_SEL | Reserved<br>Default Value: 0 |



#### 13.1.5 PWR\_VMON\_CONFIG (continued)

4:1 LVD\_SEL Threshold selection for Low Voltage Detect circuit. Threshold variation is +/- 2.5% from these

typical voltage choices:

0: 1.7500 V 1: 1.8000 V 2: 1.9000 V 3: 2.0000 V 4: 2.1000 V 5: 2.2000 V 6: 2.3000 V 7: 2.4000 V 8: 2.5000 V 9: 2.6000 V 10: 2.7000 V 11: 2.8000 V 12: 2.9000 V

13: 3.0000 V 14: 3.2000 V

15: 4.5000 V Default Value: 0

0 LVD\_EN Enable Low Voltage Detect circuit.

Default Value: 0



#### 13.1.6 PWR\_BOD\_KEY

BOD Detection Key

Address: 0x400B0028 Retention: Retained

| Bits      | 7            | 6                     | 5  | 4      | 3       | 2  | 1  | 0  |  |  |  |
|-----------|--------------|-----------------------|----|--------|---------|----|----|----|--|--|--|
| SW Access |              |                       |    | R      | W       |    |    |    |  |  |  |
| HW Access |              |                       |    | A      | ١       |    |    |    |  |  |  |
| Name      |              |                       |    | KEY1   | 6 [7:0] |    |    |    |  |  |  |
| Bits      | 15           | 15 14 13 12 11 10 9 8 |    |        |         |    |    |    |  |  |  |
| SW Access |              | RW                    |    |        |         |    |    |    |  |  |  |
| HW Access | A            |                       |    |        |         |    |    |    |  |  |  |
| Name      | KEY16 [15:8] |                       |    |        |         |    |    |    |  |  |  |
| Bits      | 23           | 22                    | 21 | 20     | 19      | 18 | 17 | 16 |  |  |  |
| SW Access |              |                       | '  | No     | ne      |    |    |    |  |  |  |
| HW Access |              |                       |    | No     | ne      |    |    |    |  |  |  |
| Name      |              |                       |    | None [ | 23:16]  |    |    |    |  |  |  |
| Bits      | 31           | 30                    | 29 | 28     | 27      | 26 | 25 | 24 |  |  |  |
| SW Access |              |                       |    | No     | ne      |    |    |    |  |  |  |
| HW Access |              |                       |    | No     | ne      |    |    |    |  |  |  |
| Name      |              |                       |    | None [ | 31:241  |    |    |    |  |  |  |

Bits Name Description

15:0 KEY16 To detect brown-outs firmware should do this on boot:

- 1. Set key= KEY16
- 2. Set KEY16= 0x3A71
- 3. If key==0x3A71 this was a brown-out event.

Default Value: X



#### 13.1.7 **PWR\_STOP**

STOP Mode Register
Address: 0x400B002C
Retention: Retained

| Bits      | 7    | 6                          | 5  | 4    | 3       | 2  | 1        | 0  |
|-----------|------|----------------------------|----|------|---------|----|----------|----|
| SW Access | Ï    |                            |    | R    | W       |    |          |    |
| HW Access | Ï    |                            |    | ,    | 4       |    |          |    |
| Name      |      |                            |    | TOKE | N [7:0] |    |          |    |
| Bits      | 15   | 14                         | 13 | 12   | 11      | 10 | 9        | 8  |
| SW Access | Ï    | RW                         |    |      |         |    |          |    |
| HW Access | Ï    | A                          |    |      |         |    |          |    |
| Name      |      | UNLOCK [15:8]              |    |      |         |    |          |    |
| Bits      | 23   | 22                         | 21 | 20   | 19      | 18 | 17       | 16 |
| SW Access | Ï    |                            | No | ne   |         |    | RW       | RW |
| HW Access | Ï    | None A A                   |    |      |         |    | А        |    |
| Name      |      | None [23:18] FREEZE POLARI |    |      |         |    | POLARITY |    |
| Bits      | 31   | 30                         | 29 | 28   | 27      | 26 | 25       | 24 |
| SW Access | RW   | RW None                    |    |      |         |    |          |    |
| HW Access | A    | A None                     |    |      |         |    |          |    |
| Name      | STOP | STOP   None [30:24]        |    |      |         |    |          |    |

| Bits | Name     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | STOP     | Firmware sets this bit to enter STOP mode. Both UNLOCK and FREEZE must have been set correctly in a previous write operation. Otherwise, writes to this bit will affect the freeze override but will not actually set the STOP bit. The system will enter STOP mode immediately after writing to this bit and will wakeup only in response to XRES or WAKEUP event. Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 17   | FREEZE   | Firmware sets this bit to freeze the configuration, mode and state of all GPIOs and SIOs in the system. Two identical write cycles are required to freeze the IO explicitly. The first cycle instructs DEEPSLEEP and HIBERNATE peripherals whether they can override upcoming freeze command(s). UNLOCK setting does not affect this. If firmware writes FREEZE=1 and STOP=0, peripherals can override the freeze and remain functional according to their configuration. If firmware writes FREEZE=1 and STOP=1, peripherals cannot override the next freeze command. The second write cycle freezes the IO if UNLOCK is set and the peripheral does not override the freeze. While FREEZE=1, peripherals will automatically freeze according to the override directive when entering DEEPSLEEP or HIBERNATE, regardless of the UNLOCK setting. Default Value: 0 |
| 16   | POLARITY | 0: WAKEUP=0 will wakeup the part from STOP 1: WAKEUP=1 will wakeup the part from STOP Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



#### **13.1.7 PWR\_STOP** (continued)

15:8 UNLOCK This byte must be set to 0x3A for FREEZE or STOP fields to operate. Any other value in this

register will cause FREEZE/STOP to have no effect, except as noted in the FREEZE description.

Default Value: 0

7:0 TOKEN Contains a 8-bit token that is retained through a STOP/WAKEUP sequence that can be used by

firmware to differentiate WAKEUP from a general RESET event. Note that waking up from

STOP using XRES will reset this register.

Default Value: 0



#### 13.1.8 CLK\_SELECT

Clock Select Register
Address: 0x400B0100
Retention: Retained

| Bits      | 7            | 6          | 5                   | 4               | 3    | 2                   | 1           | 0           |  |
|-----------|--------------|------------|---------------------|-----------------|------|---------------------|-------------|-------------|--|
| SW Access | R'           | W          |                     | RW              |      |                     | RW          |             |  |
| HW Access | F            | ₹          |                     | R               |      |                     | R           |             |  |
| Name      | PLL_SI       | EL [7:6]   |                     | DBL_SEL [5:3]   |      |                     | RECT_SEL [2 | :0]         |  |
| Bits      | 15           | 14         | 13                  | 12              | 11   | 10                  | 9           | 8           |  |
| SW Access | RW           |            | RW                  |                 |      | RW                  | RW          |             |  |
| HW Access | ļ.           | 4          | R                   |                 |      | R                   | R           |             |  |
| Name      | WDT_LO       | CK [15:14] | DPLLREF_SEL [13:12] |                 | Ι    | DPLLIN_SEL [11:9]   |             |             |  |
| Bits      | 23           | 22         | 21                  | 20              | 19   | 18                  | 17          | 16          |  |
| SW Access | No           | ne         |                     | RW              | RW I |                     |             | W           |  |
| HW Access | No           | ne         |                     | R               |      | R                   | R           |             |  |
| Name      | None         | 23:22]     | SY                  | SYSCLK_DIV [21: |      | :19] HALF_EN HFCLK_ |             | SEL [17:16] |  |
| Bits      | 31           | 30         | 29                  | 28              | 27   | 26                  | 25          | 24          |  |
| SW Access |              | None       |                     |                 |      |                     |             |             |  |
| HW Access | None         |            |                     |                 |      |                     |             |             |  |
| Name      | None [31:24] |            |                     |                 |      |                     |             |             |  |

Bits Name Description

21:19 SYSCLK\_DIV SYSCLK Pre-Scaler Value.
Default Value: 0

**0x0: NO\_DIV:** SYSCLK= HFCLK/1

0x1: DIV\_BY\_2: SYSCLK= HFCLK/2

0x2: DIV\_BY\_4: SYSCLK= HFCLK/4

0x3: DIV\_BY\_8: SYSCLK= HFCLK/8

**0x4: DIV\_BY\_16:** SYSCLK= HFCLK/16

**0x5: DIV\_BY\_32:** SYSCLK= HFCLK/32

0x6: DIV\_BY\_64: SYSCLK= HFCLK/64



#### 13.1.8 CLK\_SELECT (continued)

0x7: DIV\_BY\_128:

SYSCLK= HFCLK/128

18 HALF\_EN FLASH Wait-state selection.

Default Value: 0

17:16 HFCLK\_SEL Selects the source for HFCLK.

Default Value: 0

0x0: DIRECT\_SEL:

Source selected by DIRECT\_SEL

0x1: DBL: Reserved 0x2: PLL:

0x2: PLL: Output of PLL

15:14 WDT\_LOCK Prohibits writing to WDT\_\* registers and CLK\_ILO/WCO\_CONFIG registerst when not equal 0.

Requires at least two different writes to unlock.

Note that this field is 2 bits to force multiple writes only. It represents only a single write protect

signal protecting all WATCHDOG registers at the same time.

Default Value: 0

**0x0: NO\_CHG:** No effect

0x1: CLR0: Clears bit 0 0x2: CLR1: Clears bit 1

0x3: SET01:

Sets both bits 0 and 1

13:12 DPLLREF\_SEL Selects a source for the reference (tracking) input of DPLL:

0: DSI\_OUT[0] 1: DSI\_OUT[1] 2: DSI\_OUT[2] 3: DSI\_OUT[3] Default Value: 0

0x0: DSI0: DSI\_OUT[0] 0x1: DSI1: DSI\_OUT[1] 0x2: DSI2:

DSI\_OUT[2]

0x3: DSI3:
DSI\_OUT[3]

11:9 DPLLIN\_SEL Selects a source for the input of DPLL.

Default Value: 0

0x0: IMO:

IMO - Internal R/C Oscillator

0x1: EXTCLK:

EXTCLK - External Clock Pin

0x2: ECO:

ECO - External-Crystal Oscillator (Crystal external, Oscilator internal)



#### 13.1.8 CLK\_SELECT (continued)

**0x4: DSI0:** DSI\_OUT[0]

0x5: DSI1:

DSI\_OUT[1]

0x6: DSI2:

DSI\_OUT[2]

0x7: DSI3:

DSI\_OUT[3]

8:6 PLL\_SEL

Selects a source for the input of the PLL.

Default Value: 0

0x0: IMO:

IMO - Internal R/C Oscillator

0x1: EXTCLK:

EXTCLK - External Clock Pin

0x2: ECO:

ECO - External-Crystal Oscillator (Crystal external, Oscilator internal)

0x3: DPLL:

**DPLL - DPLL Output** 

0x4: DSI0:

DSI\_OUT[0]

0x5: DSI1:

DSI\_OUT[1]

0x6: DSI2:

DSI\_OUT[2]

0x7: DSI3:

DSI\_OUT[3]

5:3 DBL\_SEL

Reserved

Default Value: 0

2:0 DIRECT\_SEL

Selects a source for HFCLK (when HFCLK\_SEL=0) and DSI\_IN[0].

Note that not all products support all clock sources. Selecting a clock source that is not support-

ed will result in undefined behavior.

Note that using DSI\_OUT[3:0] as HFCLK source will also result in undefined behavior. These

values are available strictly to provide a clock in DSI\_IN[0].

Default Value: 0

0x0: IMO:

IMO - Internal R/C Oscillator

0x1: EXTCLK:

EXTCLK - External Clock Pin

0x2: ECO

ECO - External-Crystal Oscillator (Crystal external, Oscilator internal)

0x4: DSI0:

DSI\_OUT[0]

0x5: DSI1:

DSI\_OUT[1]

0x6: DSI2:

DSI\_OUT[2]



#### 13.1.8 CLK\_SELECT (continued)

**0x7: DSI3:** DSI\_OUT[3]



## 13.1.9 CLK\_ILO\_CONFIG

ILO Configuration

Address: 0x400B0104 Retention: Retained

| Bits      | 7      | 7 6 5 4 3 2 1  |            |      |              |         |       |         |  |
|-----------|--------|----------------|------------|------|--------------|---------|-------|---------|--|
| SW Access |        | None           |            |      |              |         | RW    | RW      |  |
| HW Access | Ï      |                | None       |      |              | R       | R     | R       |  |
| Name      |        |                | None [7:3] |      |              | SATBIAS | TURBO | PD_MODE |  |
| Bits      | 15     | 15 14 13 12 11 |            |      |              |         | 9     | 8       |  |
| SW Access |        | None           |            |      |              |         |       |         |  |
| HW Access |        | None           |            |      |              |         |       |         |  |
| Name      |        | None [15:8]    |            |      |              |         |       |         |  |
| Bits      | 23     | 22             | 21         | 20   | 19           | 18      | 17    | 16      |  |
| SW Access | Ï      | None           |            |      |              |         |       |         |  |
| HW Access |        | None           |            |      |              |         |       |         |  |
| Name      |        |                |            | None | [23:16]      |         |       |         |  |
| Bits      | 31     | 30             | 29         | 28   | 27           | 26      | 25    | 24      |  |
| SW Access | RW     | None           |            |      |              |         |       |         |  |
| HW Access | R      | None           |            |      |              |         |       |         |  |
| Name      | ENABLE |                |            |      | None [30:24] |         |       |         |  |

| Bits | Name    | Description                                                                                                                      |
|------|---------|----------------------------------------------------------------------------------------------------------------------------------|
| 31   | ENABLE  | Master enable for ILO oscillator<br>Default Value: 0                                                                             |
| 2    | SATBIAS | PFET bias Default Value: 1                                                                                                       |
|      |         | 0x0: SATURATED:<br>Enable saturated PFET bias                                                                                    |
|      |         | 0x1: SUBTHRESHOLD: Enable subthreshold PFET bias                                                                                 |
| 1    | TURBO   | Turbo mode for faster startup from coma power down 0: turbo disabled 1: turbo enabled Default Value: 1                           |
| 0    | PD_MODE | Power down mode. Note: this bit must always be set to 0 and never changed. Behavior is undefined when set to 1. Default Value: 0 |
|      |         | 0x0: SLEEP: Sleep (faster startup - enables pulsegen block)                                                                      |



#### 13.1.9 CLK\_ILO\_CONFIG (continued)

0x1: COMA:

Coma (slower startup)



## 13.1.10 CLK\_IMO\_CONFIG

IMO Configuration
Address: 0x400B0108
Retention: Retained

| Bits      | 7               | 6                 | 5            | 4                 | 3     | 2             | 1   | 0                 |
|-----------|-----------------|-------------------|--------------|-------------------|-------|---------------|-----|-------------------|
| SW Access |                 |                   |              | No                | ne    |               |     |                   |
| HW Access |                 |                   |              | No                | ne    |               |     |                   |
| Name      |                 |                   |              | None              | [7:0] |               |     |                   |
| Bits      | 15              | 14                | 13           | 12                | 11    | 10            | 9   | 8                 |
| SW Access |                 | None              |              |                   |       |               |     |                   |
| HW Access |                 | None              |              |                   |       |               |     |                   |
| Name      |                 | None [15:8]       |              |                   |       |               |     |                   |
| Bits      | 23              | 22                | 21           | 20                | 19    | 18            | 17  | 16                |
| SW Access | RW              | RW                |              |                   | No    | ne            |     |                   |
| HW Access | R               | R                 | None         |                   |       |               |     |                   |
| Name      | EN_FASTBI<br>AS | FLASHPUM<br>P_SEL | None [21:16] |                   |       |               |     |                   |
| Bits      | 31              | 30                | 29           | 28                | 27    | 26            | 25  | 24                |
| SW Access | RW              | RW                | RW RW RW RW  |                   |       | RW            |     |                   |
| HW Access | R               | R                 | R R R        |                   |       | R             |     |                   |
| Name      | ENABLE          | EN_CLK2X          | EN_CLK36     | TEST_USB<br>_MODE | Pl    | JMP_SEL [27:2 | 25] | TEST_FAS<br>TBIAS |

| Bits                                                                               | Name          | Description                                                                                                                                                                                                                                                                            |
|------------------------------------------------------------------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31                                                                                 | ENABLE        | Master enable for IMO oscillator. Clearing this bit will disable the IMO but not disconnect it from the power rail.  Default Value: 1                                                                                                                                                  |
| 30                                                                                 | EN_CLK2X      | Reserved Default Value: 0                                                                                                                                                                                                                                                              |
| 291 and PUMP_SE L3 3. If so, set EN_CLK36 =0 4. Enable interrupts Default Value: 0 | EN_CLK36      | Enables 36MHz secondary oscillator that can be used for Pump or Flash Pump. Note: Since there are two consumers of the 36MHz clock, care should be taken when clearing this bit. The correct procedure for clearing this bit is:  1. Disable interrupts 2. Check if both FLASHPUMP_SEL |
| 28                                                                                 | TEST_USB_MODE | Reserved                                                                                                                                                                                                                                                                               |

Default Value: 0



#### 13.1.10 CLK\_IMO\_CONFIG (continued)

27:25 PUMP\_SEL Selects operating source for Pump clock. This clock is not guaranteed to be glitch free when

changing IMO parameters or clock divider settings.

5-7: reserved, do not use

Default Value: 0

0x0: GND:

No clock, connect to GND

0x1: IMO:

Use main IMO output

0x2: DBL:

Use doubler output

0x3: CLK36:

Use 36MHz oscillator

0x4: FF1:

Use divided clock FF1

24 TEST\_FASTBIAS Reserved

Default Value: 0

23 EN\_FASTBIAS Reserved

Default Value: 1

22 FLASHPUMP\_SEL Selects operating source for SPCIF Timer/Flash Pump clock.

Default Value: 0

0x0: GND:

No clock, connect to gnd

0x1: CLK36:

Use 36MHz oscillator



## 13.1.11 CLK\_IMO\_SPREAD

IMO Spread Spectrum Configuration

Address: 0x400B010C Retention: Retained

| Bits      | 7            | 6          | 5      | 4             | 3  | 2             | 1      | 0  |
|-----------|--------------|------------|--------|---------------|----|---------------|--------|----|
| SW Access | None         |            |        | RW            |    |               |        |    |
| HW Access |              | None       |        | A             |    |               |        |    |
| Name      |              | None [7:5] |        |               |    | SS_VALUE [4:0 | ]      |    |
| Bits      | 15           | 14         | 13     | 12            | 11 | 10            | 9      | 8  |
| SW Access | None         |            |        | RW            |    |               |        |    |
| HW Access | None         |            |        | R             |    |               |        |    |
| Name      | None [15:13] |            |        | SS_MAX [12:8] |    |               |        |    |
| Bits      | 23           | 22         | 21     | 20            | 19 | 18            | 17     | 16 |
| SW Access | None         |            |        |               |    |               |        |    |
| HW Access |              |            |        | No            | ne |               |        |    |
| Name      | None [23:16] |            |        |               |    |               |        |    |
| Bits      | 31           | 30         | 29     | 28            | 27 | 26            | 25     | 24 |
| SW Access | RW F         |            |        | RW None       |    |               |        |    |
| HW Access | R            |            |        | R None        |    |               |        |    |
| Name      | SS_MOD       | DE [31:30] | SS_RAN | GE [29:28]    |    | None [        | 27:24] |    |

| Bits    | Name     | Description                                                                                         |
|---------|----------|-----------------------------------------------------------------------------------------------------|
| 31 : 30 | SS_MODE  | Spread Spectrum Mode.<br>Default Value: 0                                                           |
|         |          | 0x0: OFF: Off, do not change SS_VALUE                                                               |
|         |          | 0x1: TRIANGLE: Modulate using triangle wave (see SS_MAX)                                            |
|         |          | <b>0x2: LFSR:</b> Modulate using pseudo random sequence (using LFSR)                                |
|         |          | <b>0x3: DSI:</b> Take value directly from DSI (synchronized by divided clock FF1)                   |
| 29 : 28 | SS_RANGE | Spread spectrum range (downspread when SS_VALUE=16).<br>3: reserved, do not use<br>Default Value: 0 |
|         |          | <b>0x0: M1:</b> 01%                                                                                 |



#### 13.1.11 CLK\_IMO\_SPREAD (continued)

**0x1: M2:** 0 .. -2%

**0x2: M4:** 0 .. -4%

12:8 SS\_MAX Maximum counter value for spread spectrum. Counter will count from 0..SS\_MAX..0 and keep

repeating this indefinitely. Only works when SS\_MODE=1.

Default Value: 0

4:0 SS\_VALUE Current offset value for spread spectrum modulation. IMO supports values 0..16. Step size is

determined by SS\_RANGE. Value is encoded in proper thermometric format for IMO in hard-

ware. Value can be modified in firmware only when SS\_MODE=0.

Default Value: 0



# 13.1.12 WDT\_CTRLOW

Watchdog Counters 0/1 Address: 0x400B0200 Retention: Retained

| Bits      | 7  | 6              | 5  | 4      | 3         | 2  | 1  | 0  |  |  |
|-----------|----|----------------|----|--------|-----------|----|----|----|--|--|
| SW Access | R  |                |    |        |           |    |    |    |  |  |
| HW Access |    | RW             |    |        |           |    |    |    |  |  |
| Name      |    | WDT_CTR0 [7:0] |    |        |           |    |    |    |  |  |
| Bits      | 15 | 14             | 13 | 12     | 11        | 10 | 9  | 8  |  |  |
| SW Access |    |                |    | F      | ₹         |    | '  |    |  |  |
| HW Access |    |                |    | R'     | W         |    |    |    |  |  |
| Name      |    |                |    | WDT_CT | R0 [15:8] |    |    |    |  |  |
| Bits      | 23 | 22             | 21 | 20     | 19        | 18 | 17 | 16 |  |  |
| SW Access |    |                |    | F      | ?         |    |    |    |  |  |
| HW Access |    |                |    | R'     | W         |    |    |    |  |  |
| Name      |    |                |    | WDT_C  | ΓR1 [7:0] |    |    |    |  |  |
| Bits      | 31 | 30             | 29 | 28     | 27        | 26 | 25 | 24 |  |  |
| SW Access |    |                |    | F      | 2         |    |    |    |  |  |
| HW Access |    | RW             |    |        |           |    |    |    |  |  |
| Name      |    |                |    | WDT_CT | R1 [15:8] |    |    |    |  |  |

| Bits    | Name     | Description                                        |
|---------|----------|----------------------------------------------------|
| 31 : 16 | WDT_CTR1 | Current value of WDT Counter 1<br>Default Value: 0 |
| 15 : 0  | WDT_CTR0 | Current value of WDT Counter 0<br>Default Value: 0 |



# 13.1.13 WDT\_CTRHIGH

Watchdog Counter 2
Address: 0x400B0204
Retention: Retained

| Bits      | 7  | 6              | 5                | 4       | 3          | 2  | 1  | 0  |  |  |  |
|-----------|----|----------------|------------------|---------|------------|----|----|----|--|--|--|
| SW Access |    | R              |                  |         |            |    |    |    |  |  |  |
| HW Access |    | RW             |                  |         |            |    |    |    |  |  |  |
| Name      |    | WDT_CTR2 [7:0] |                  |         |            |    |    |    |  |  |  |
| Bits      | 15 | 14             | 13               | 12      | 11         | 10 | 9  | 8  |  |  |  |
| SW Access |    | R              |                  |         |            |    |    |    |  |  |  |
| HW Access |    |                |                  | R'      | W          |    |    |    |  |  |  |
| Name      |    |                |                  | WDT_CT  | R2 [15:8]  |    |    |    |  |  |  |
| Bits      | 23 | 22             | 21               | 20      | 19         | 18 | 17 | 16 |  |  |  |
| SW Access |    |                |                  | F       | 2          |    |    |    |  |  |  |
| HW Access |    |                |                  | R'      | W          |    |    |    |  |  |  |
| Name      |    |                |                  | WDT_CTI | R2 [23:16] |    |    |    |  |  |  |
| Bits      | 31 | 30             | 29               | 28      | 27         | 26 | 25 | 24 |  |  |  |
| SW Access |    |                |                  | F       | 2          |    |    |    |  |  |  |
| HW Access |    |                |                  | R'      | W          |    |    |    |  |  |  |
| Name      |    |                | WDT_CTR2 [31:24] |         |            |    |    |    |  |  |  |

Bits Name Description

31 : 0 WDT\_CTR2 Current value of WDT Counter 2



# 13.1.14 WDT\_MATCH

Watchdog counter match values

Address: 0x400B0208 Retention: Retained

| Bits      | 7  | 6                | 5  | 4       | 3          | 2  | 1  | 0  |  |  |  |
|-----------|----|------------------|----|---------|------------|----|----|----|--|--|--|
| SW Access | RW |                  |    |         |            |    |    |    |  |  |  |
| HW Access |    | R                |    |         |            |    |    |    |  |  |  |
| Name      |    | WDT_MATCH0 [7:0] |    |         |            |    |    |    |  |  |  |
| Bits      | 15 | 14               | 13 | 12      | 11         | 10 | 9  | 8  |  |  |  |
| SW Access |    | RW               |    |         |            |    |    |    |  |  |  |
| HW Access |    |                  |    | F       | २          |    |    |    |  |  |  |
| Name      |    |                  |    | WDT_MAT | CH0 [15:8] |    |    |    |  |  |  |
| Bits      | 23 | 22               | 21 | 20      | 19         | 18 | 17 | 16 |  |  |  |
| SW Access |    |                  |    | R       | W          |    |    |    |  |  |  |
| HW Access |    |                  |    | F       | २          |    |    |    |  |  |  |
| Name      |    |                  |    | WDT_MA  | ГСН1 [7:0] |    |    |    |  |  |  |
| Bits      | 31 | 30               | 29 | 28      | 27         | 26 | 25 | 24 |  |  |  |
| SW Access |    |                  |    | R       | W          |    |    |    |  |  |  |
| HW Access |    | R                |    |         |            |    |    |    |  |  |  |
| Name      |    |                  |    | WDT_MAT | CH1 [15:8] |    |    |    |  |  |  |

| Bits    | Name       | Description                                            |
|---------|------------|--------------------------------------------------------|
| 31 : 16 | WDT_MATCH1 | Match value for Watchdog Counter 1<br>Default Value: 0 |
| 15:0    | WDT_MATCH0 | Match value for Watchdog Counter 0<br>Default Value: 0 |



# 13.1.15 WDT\_CONFIG

Watchdog Counters Configuration

Address: 0x400B020C Retention: Retained

| Bits      | 7       | 6                   | 5       | 4            | 3                  | 2              | 1               | 0             |  |
|-----------|---------|---------------------|---------|--------------|--------------------|----------------|-----------------|---------------|--|
| SW Access | İ       | None                |         |              |                    | RW RW          |                 | W             |  |
| HW Access | ii .    | None                |         |              |                    | R              | R               |               |  |
| Name      |         | None [7:4]          |         |              |                    | WDT_CLEA<br>R0 | WDT_MC          | DE0 [1:0]     |  |
| Bits      | 15      | 15 14 13 12 11 10 9 |         |              |                    |                | 8               |               |  |
| SW Access |         | No                  | one     |              | RW                 | RW             | R               | W             |  |
| HW Access | ii .    | None R              |         |              |                    |                |                 | R             |  |
| Name      |         | None                | [15:12] |              | WDT_CAS<br>CADE1_2 | WDT_CLEA<br>R1 | WDT_MODE1 [9:8] |               |  |
| Bits      | 23      | 22                  | 21      | 20           | 19                 | 18             | 17              | 16            |  |
| SW Access | İ       |                     |         | None         |                    |                |                 | RW            |  |
| HW Access | İ       |                     |         | None         |                    |                |                 | R             |  |
| Name      |         |                     |         | None [23:17] |                    |                |                 | WDT_MOD<br>E2 |  |
| Bits      | 31      | 30                  | 29      | 28           | 27                 | 26             | 25              | 24            |  |
| SW Access | R       | W                   | None    |              |                    | RW             |                 |               |  |
| HW Access | F       | ₹                   | None    |              |                    | R              |                 |               |  |
| Name      | LFCLK_S | EL [31:30]          | None    |              | W                  | DT_BITS2 [28:2 | 24]             |               |  |

| Bits    | Name      | Description                                                                                                                                                                                                                                                                        |
|---------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:30   | LFCLK_SEL | Select source for LFCLK: 0: ILO - Internal R/C Oscillator 1: WCO - Internal Crystal Oscillator 2-3: Reserved - do not use Note that not all products support all clock sources. Selecting a clock source that is not supported will result in undefined behavior. Default Value: 0 |
| 28 : 24 | WDT_BITS2 | Bit to observe for WDT_INT2: 0: Assert when bit0 of WDT_CTR2 toggles (one int every tick) 31: Assert when bit31 of WDT_CTR2 toggles (one int every 2^31 ticks) Default Value: 0                                                                                                    |
| 16      | WDT_MODE2 | Watchdog Counter 2 Mode.<br>Default Value: 0                                                                                                                                                                                                                                       |
|         |           | 0x0: NOTHING: Free running counter with no interrupt requests                                                                                                                                                                                                                      |



### 13.1.15 WDT\_CONFIG (continued)

|     |                | <b>0x1: INT:</b> Free running counter with interrupt request when a specified bit in CTR2 toggles (see WDT_BITS2)                                                                                       |
|-----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11  | WDT_CASCADE1_2 | Cascade Watchdog Counters 1,2. Counter 2 increments the cycle after WDT_CTR1=WDT_MATCH1. It is allowed to cascade all three WDT counters. 0: Independent counters 1: Cascaded counters Default Value: 0 |
| 10  | WDT_CLEAR1     | Clear Watchdog Counter when WDT_CTR1=WDT_MATCH1. In other words WDT_CTR1 divides LFCLK by (WDT_MATCH1+1).  0: Free running counter  1: Clear on match Default Value: 0                                  |
| 9:8 | WDT_MODE1      | Watchdog Counter Action on Match (WDT_CTR1=WDT_MATCH1). Default Value: 0                                                                                                                                |
|     |                | 0x0: NOTHING:<br>Do nothing                                                                                                                                                                             |
|     |                | 0x1: INT:<br>Assert WDT_INTx                                                                                                                                                                            |
|     |                | 0x2: RESET: Assert WDT Reset                                                                                                                                                                            |
|     |                | 0x3: INT_THEN_RESET: Assert WDT_INTx, assert WDT Reset after 3rd unhandled interrupt                                                                                                                    |
| 3   | WDT_CASCADE0_1 | Cascade Watchdog Counters 0,1. Counter 1 increments the cycle after WDT_CTR0=WDT_MATCH0. 0: Independent counters 1: Cascaded counters Default Value: 0                                                  |
| 2   | WDT_CLEAR0     | Clear Watchdog Counter when WDT_CTR0=WDT_MATCH0. In other words WDT_CTR0 divides LFCLK by (WDT_MATCH0+1). 0: Free running counter 1: Clear on match Default Value: 0                                    |
| 1:0 | WDT_MODE0      | Watchdog Counter Action on Match (WDT_CTR0=WDT_MATCH0). Default Value: 0                                                                                                                                |
|     |                | 0x0: NOTHING:<br>Do nothing                                                                                                                                                                             |
|     |                | 0x1: INT:<br>Assert WDT_INTx                                                                                                                                                                            |
|     |                | 0x2: RESET:<br>Assert WDT Reset                                                                                                                                                                         |
|     |                | 0x3: INT THEN RESET:                                                                                                                                                                                    |

Assert WDT\_INTx, assert WDT Reset after 3rd unhandled interrupt



# 13.1.16 WDT\_CONTROL

Watchdog Counters Control

Address: 0x400B0210 Retention: Retained

| Bits      | 7          | 6    | 5       | 4    | 3              | 2        | 1                | 0               |
|-----------|------------|------|---------|------|----------------|----------|------------------|-----------------|
| SW Access |            | None |         |      |                | RW1C     | R                | RW              |
| HW Access |            | None |         |      |                | А        | RW               | R               |
| Name      | None [7:4] |      |         |      | WDT_RES<br>ET0 | WDT_INT0 | WDT_ENA<br>BLED0 | WDT_ENA<br>BLE0 |
| Bits      | 15         | 14   | 13      | 12   | 11             | 10       | 9                | 8               |
| SW Access |            | No   | ne      |      | RW1S           | RW1C     | R                | RW              |
| HW Access |            | No   | ne      |      | RW0C           | А        | RW               | R               |
| Name      |            | None | [15:12] |      | WDT_RES<br>ET1 | WDT_INT1 | WDT_ENA<br>BLED1 | WDT_ENA<br>BLE1 |
| Bits      | 23         | 22   | 21      | 20   | 19             | 18       | 17               | 16              |
| SW Access |            | No   | ne      |      | RW1S           | RW1C     | R                | RW              |
| HW Access |            | No   | ne      |      | RW0C           | А        | RW               | R               |
| Name      |            | None | [23:20] |      | WDT_RES<br>ET2 | WDT_INT2 | WDT_ENA<br>BLED2 | WDT_ENA<br>BLE2 |
| Bits      | 31         | 30   | 29      | 28   | 27             | 26       | 25               | 24              |
| SW Access |            |      |         | No   | one            |          |                  |                 |
| HW Access |            |      |         | No   | one            |          |                  |                 |
| Name      |            |      |         | None | [31:24]        |          |                  |                 |

| Bits | Name         | Description                                                                                                                                                                                                                                      |
|------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19   | WDT_RESET2   | Resets counter 2 back to 0000_0000. Hardware will reset this bit after counter was reset. This will take several LFCLK cycles to take effect.  Default Value: 0                                                                                  |
| 18   | WDT_INT2     | WDT Interrupt Request. This bit is set by hardware as configured by this registers. This bit must be cleared by firmware.  Default Value: 0                                                                                                      |
| 17   | WDT_ENABLED2 | Indicates actual state of counter. May lag WDT_ENABLE2 by up to 3 LFCLK cycles. Default Value: 0                                                                                                                                                 |
| 16   | WDT_ENABLE2  | Enable Counter 2 0: Counter is disabled (not clocked) 1: Counter is enabled (counting up) Note: This field takes considerable time (up to 3 LFCLK cycles) to take effect. It must not be changed more than once in that period. Default Value: 0 |



### 13.1.16 WDT\_CONTROL (continued)

|    | _            |                                                                                                                                                                                                                                                  |
|----|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11 | WDT_RESET1   | Resets counter 1 back to 0000. Hardware will reset this bit after counter was reset. This will take several LFCLK cycles to take effect.  Default Value: 0                                                                                       |
| 10 | WDT_INT1     | WDT Interrupt Request. This bit is set by hardware as configured by this registers. This bit must be cleared by firmware. Clearing this bit also prevents Reset from happening when WDT_MODEx=3.  Default Value: 0                               |
| 9  | WDT_ENABLED1 | Indicates actual state of counter. May lag WDT_ENABLE1 by up to 3 LFCLK cycles. Default Value: 0                                                                                                                                                 |
| 8  | WDT_ENABLE1  | Enable Counter 1 0: Counter is disabled (not clocked) 1: Counter is enabled (counting up) Note: This field takes considerable time (up to 3 LFCLK cycles) to take effect. It must not be changed more than once in that period. Default Value: 0 |
| 3  | WDT_RESET0   | Resets counter 0 back to 0000. Hardware will reset this bit after counter was reset. This will take several LFCLK cycles to take effect.  Default Value: 0                                                                                       |
| 2  | WDT_INT0     | WDT Interrupt Request. This bit is set by hardware as configured by this registers. This bit must be cleared by firmware. Clearing this bit also prevents Reset from happening when WDT_MODEx=3. Default Value: 0                                |
| 1  | WDT_ENABLED0 | Indicates actual state of counter. May lag WDT_ENABLE0 by up to 3 LFCLK cycles. Default Value: 0                                                                                                                                                 |
| 0  | WDT_ENABLE0  | Enable Counter 0 0: Counter is disabled (not clocked) 1: Counter is enabled (counting up) Note: This field takes considerable time (up to 3 LFCLK cycles) to take effect. It must not be changed more than once in that period. Default Value: 0 |



# 13.1.17 RES\_CAUSE

Reset Cause Observation Register

Address: 0x400B0300 Retention: Retained

| Bits      | 7              | 6              | 5               | 4              | 3                    | 2                | 1               | 0             |  |  |  |
|-----------|----------------|----------------|-----------------|----------------|----------------------|------------------|-----------------|---------------|--|--|--|
| SW Access | RW1C           | RW1C           | RW1C            | RW1C           | RW1C                 | RW1C             | RW1C            | RW1C          |  |  |  |
| HW Access | RW1S           | RW1S           | RW1S            | RW1S           | RW1S                 | RW1S             | RW1S            | RW1S          |  |  |  |
| Name      | RESET_XR<br>ES | RESET_PB<br>OD | RESET_HV<br>BOD | RESET_SO<br>FT | RESET_PR<br>OT_FAULT | RESET_LO<br>CKUP | RESET_DS<br>BOD | RESET_W<br>DT |  |  |  |
| Bits      | 15             | 14             | 13              | 12             | 11                   | 10               | 9               | 8             |  |  |  |
| SW Access |                | None           |                 |                |                      |                  |                 |               |  |  |  |
| HW Access |                | None           |                 |                |                      |                  |                 |               |  |  |  |
| Name      |                |                |                 | None           | [15:8]               |                  |                 |               |  |  |  |
| Bits      | 23             | 22             | 21              | 20             | 19                   | 18               | 17              | 16            |  |  |  |
| SW Access | İ              |                |                 | No             | ne                   |                  |                 |               |  |  |  |
| HW Access |                |                |                 | No             | ne                   |                  |                 |               |  |  |  |
| Name      |                |                |                 | None           | [23:16]              |                  |                 |               |  |  |  |
| Bits      | 31             | 30             | 29              | 28             | 27                   | 26               | 25              | 24            |  |  |  |
| SW Access |                |                |                 | No             | ne                   |                  |                 |               |  |  |  |
| HW Access | ii .           |                |                 | No             | ne                   |                  |                 |               |  |  |  |
| Name      |                |                |                 | None           | [31:24]              |                  |                 |               |  |  |  |

| Bits | Name             | Description                                                                                                                                                        |
|------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | RESET_XRES       | This field is not used and will always read 0. Default Value: 0                                                                                                    |
| 6    | RESET_PBOD       | This field is not used and will always read 0. Default Value: 0                                                                                                    |
| 5    | RESET_HVBOD      | This field is not used and will always read 0. Default Value: 0                                                                                                    |
| 4    | RESET_SOFT       | Cortex-M0 requested a system reset through it's SYSRESETREQ. This can be done via a debugger probe or in firmware.  Default Value: 0                               |
| 3    | RESET_PROT_FAULT | A protection violation occurred that requires a RESET. This includes, but is not limited to, hitting a debug breakpoint while in Privileged Mode. Default Value: 0 |
| 2    | RESET_LOCKUP     | This field is not used and will always read 0. Default Value: 0                                                                                                    |
| 1    | RESET_DSBOD      | This field is not used and will always read 0. Default Value: 0                                                                                                    |



### 13.1.17 RES\_CAUSE (continued)

0 RESET\_WDT A WatchDog Timer reset has occurred since last power cycle.



### 13.1.18 CLK\_IMO\_TRIM2

IMO Trim Register

Address: 0x400BFF2C Retention: Retained

| Bits      | 7                    | 6    | 5  | 4               | 3       | 2  | 1  | 0  |  |  |
|-----------|----------------------|------|----|-----------------|---------|----|----|----|--|--|
| SW Access | None None None [7:6] |      |    | RW              |         |    |    |    |  |  |
| HW Access |                      |      |    | R<br>FREQ [5:0] |         |    |    |    |  |  |
| Name      |                      |      |    |                 |         |    |    |    |  |  |
| Bits      | 15                   | 14   | 13 | 12              | 11      | 10 | 9  | 8  |  |  |
| SW Access |                      | None |    |                 |         |    |    |    |  |  |
| HW Access |                      | None |    |                 |         |    |    |    |  |  |
| Name      | None [15:8]          |      |    |                 |         |    |    |    |  |  |
| Bits      | 23                   | 22   | 21 | 20              | 19      | 18 | 17 | 16 |  |  |
| SW Access |                      |      |    | No              | ne      |    | '  |    |  |  |
| HW Access |                      |      |    | No              | ne      |    |    |    |  |  |
| Name      |                      |      |    | None [          | [23:16] |    |    |    |  |  |
| Bits      | 31                   | 30   | 29 | 28              | 27      | 26 | 25 | 24 |  |  |
| SW Access |                      |      | '  | No              | ne      |    |    |    |  |  |
| HW Access |                      |      |    | No              | ne      |    |    |    |  |  |
| Name      |                      |      |    | None [          | [31:24] |    |    |    |  |  |

Description Bits Name

5:0 **FREQ** Frequency to be selected (default 24MHz). Frequencies can be selected from 3 to 48MHz.

[3-12] => [3MHz-12MHz][14-25] => [13MHz-24MHz] [27-35] => [25MHz-33MHz]

[37-43] => [34MHz-40MHz]

[46-53] => [41MHz-48MHz]

# 14 Timer-Counter-PWM Registers



This section discusses the Timer-Counter-PWM (TCPWM) registers. It lists all the registers in mapping tables, in address order.

# 14.1 Register Details

| Register Name    | Address    |
|------------------|------------|
| TCPWM_CTRL       | 0x40050000 |
| TCPWM_CMD        | 0x40050008 |
| TCPWM_INTR_CAUSE | 0x4005000C |



#### $\mathsf{TCPWM}_\mathsf{CTRL}$ 14.1.1

TCPWM control register 0.

Address: 0x40050000 Retention: Not Retained

| Bits      | 7  | 6           | 5  | 4    | 3       | 2          | 1          | 0     |  |  |
|-----------|----|-------------|----|------|---------|------------|------------|-------|--|--|
| SW Access |    | None        |    |      |         | RW         |            |       |  |  |
| HW Access |    | None        |    |      |         |            | R          |       |  |  |
| Name      |    | None [7:4]  |    |      |         | PWM_COUNTI | ER_ENABLED | [3:0] |  |  |
| Bits      | 15 | 14          | 13 | 12   | 11      | 10         | 9          | 8     |  |  |
| SW Access |    | None        |    |      |         |            |            |       |  |  |
| HW Access |    | None        |    |      |         |            |            |       |  |  |
| Name      |    | None [15:8] |    |      |         |            |            |       |  |  |
| Bits      | 23 | 22          | 21 | 20   | 19      | 18         | 17         | 16    |  |  |
| SW Access |    |             |    | No   | ne      |            |            |       |  |  |
| HW Access |    |             |    | No   | ne      |            |            |       |  |  |
| Name      |    |             |    | None | [23:16] |            |            |       |  |  |
| Bits      | 31 | 30          | 29 | 28   | 27      | 26         | 25         | 24    |  |  |
| SW Access |    |             |    | No   | ne      |            |            |       |  |  |
| HW Access |    |             |    | No   | ne      |            |            |       |  |  |
| Name      |    |             |    | None | [31:24] |            |            |       |  |  |

| Bits | Name                      | Description                                                                                                                                                                                                                                                                          |
|------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0  | TCPWM_COUNTER_ENA<br>BLED | Counter enables for counters 0 up to CNT_NR-1. When '0': counter disabled. When '1': counter enabled. Counter control information should only be modified when the counter is disabled. When a counter is disabled, the associated counter triggers in the MMIO CMD register are set |

to '0'.



# **14.1.2 TCPWM\_CMD**

TCPWM command register.

Address: 0x40050008 Retention: Not Retained

| Bits      | 7            | 6            | 5       | 4  | 3                           | 2          | 1         | 0     |  |  |
|-----------|--------------|--------------|---------|----|-----------------------------|------------|-----------|-------|--|--|
| SW Access |              | None         |         |    |                             | RW1S       |           |       |  |  |
| HW Access |              | None         |         |    |                             | RV         | /1C       |       |  |  |
| Name      |              | None [7:4]   |         |    |                             | PWM_COUNTE | R_CAPTURE | [3:0] |  |  |
| Bits      | 15           | 14           | 13      | 12 | 11                          | 10         | 9         | 8     |  |  |
| SW Access |              | None         |         |    |                             | RV         | V1S       |       |  |  |
| HW Access |              | None         |         |    |                             | RW1C       |           |       |  |  |
| Name      | None [15:12] |              |         |    | TCPWM_COUNTER_RELOAD [11:8] |            |           |       |  |  |
| Bits      | 23           | 22           | 21      | 20 | 19                          | 18         | 17        | 16    |  |  |
| SW Access |              | No           | ne      |    | RW1S                        |            |           |       |  |  |
| HW Access |              | No           | one     |    | RW1C                        |            |           |       |  |  |
| Name      |              | None         | [23:20] |    | TCPWM_COUNTER_STOP [19:16]  |            |           |       |  |  |
| Bits      | 31           | 30           | 29      | 28 | 27                          | 26         | 25        | 24    |  |  |
| SW Access |              | None         |         |    |                             | RW1S       |           |       |  |  |
| HW Access |              | None         |         |    |                             | RW1C       |           |       |  |  |
| Name      |              | None [31:28] |         |    | TCPWM_COUNTER_START [27:24] |            |           |       |  |  |

| Bits    | Name                      | Description                                                                                                                                                                                                                                                                                                                                 |
|---------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 27 : 24 | TCPWM_COUNTER_STA RT      | Counters SW start trigger. For HW behavior, see COUNTER_CAPTURE field. Default Value: 0                                                                                                                                                                                                                                                     |
| 19 : 16 | TCPWM_COUNTER_STO P       | Counters SW stop trigger. For HW behavior, see COUNTER_CAPTURE field. Default Value: 0                                                                                                                                                                                                                                                      |
| 11 : 8  | TCPWM_COUNTER_REL OAD     | Counters SW reload trigger. For HW behavior, see COUNTER_CAPTURE field. Default Value: 0                                                                                                                                                                                                                                                    |
| 3:0     | TCPWM_COUNTER_CAP<br>TURE | Counters SW capture trigger. When written with '1', a capture trigger is generated and the HW sets the field to '0' when the SW trigger has taken effect. It should be noted that the HW operates on the counter frequency. If the counter is disabled through CTRL.COUNTER_ENABLED, the field is immediately set to '0'.  Default Value: 0 |



# 14.1.3 TCPWM\_INTR\_CAUSE

TCPWM Counter interrupt cause register.

Address: 0x4005000C Retention: Not Retained

| Bits      | 7  | 6          | 5   | 4    | 3       | 2                       | 1  | 0  |  |  |
|-----------|----|------------|-----|------|---------|-------------------------|----|----|--|--|
| SW Access |    | No         | one |      | R       |                         |    |    |  |  |
| HW Access |    | None       |     |      |         | W                       |    |    |  |  |
| Name      |    | None [7:4] |     |      |         | TCPWM_COUNTER_INT [3:0] |    |    |  |  |
| Bits      | 15 | 14         | 13  | 12   | 11      | 10                      | 9  | 8  |  |  |
| SW Access |    | None       |     |      |         |                         |    |    |  |  |
| HW Access |    | None       |     |      |         |                         |    |    |  |  |
| Name      |    |            |     | None | [15:8]  |                         |    |    |  |  |
| Bits      | 23 | 22         | 21  | 20   | 19      | 18                      | 17 | 16 |  |  |
| SW Access |    |            |     | No   | ne      |                         |    |    |  |  |
| HW Access |    |            |     | No   | one     |                         |    |    |  |  |
| Name      |    |            |     | None | [23:16] |                         |    |    |  |  |
| Bits      | 31 | 30         | 29  | 28   | 27      | 26                      | 25 | 24 |  |  |
| SW Access |    |            |     | No   | ne      |                         |    |    |  |  |
| HW Access |    |            |     | No   | one     |                         |    |    |  |  |
| Name      |    |            |     | None | [31:24] |                         |    |    |  |  |

| Bits | Name              | Description                                        |
|------|-------------------|----------------------------------------------------|
| 3:0  | TCPWM_COUNTER_INT | Counters interrupt signal active. Default Value: 0 |

# 15 TCPWM Counter Registers



This section discusses the TCPWM Counter (TCPWM\_CNT) registers. It lists all the registers in mapping tables, in address order.

# 15.1 Register Details

| Register Name          | Address    |
|------------------------|------------|
| TCPWM_CNT0_CTRL        | 0x40050100 |
| TCPWM_CNT0_STATUS      | 0x40050104 |
| TCPWM_CNT0_COUNTER     | 0x40050108 |
| TCPWM_CNT0_CC          | 0x4005010C |
| TCPWM_CNT0_CC_BUFF     | 0x40050110 |
| TCPWM_CNT0_PERIOD      | 0x40050114 |
| TCPWM_CNT0_PERIOD_BUFF | 0x40050118 |
| TCPWM_CNT0_TR_CTRL0    | 0x40050120 |
| TCPWM_CNT0_TR_CTRL1    | 0x40050124 |
| TCPWM_CNT0_TR_CTRL2    | 0x40050128 |
| TCPWM_CNT0_INTR        | 0x40050130 |
| TCPWM_CNT0_INTR_SET    | 0x40050134 |
| TCPWM_CNT0_INTR_MASK   | 0x40050138 |
| TCPWM_CNT0_INTR_MASKED | 0x4005013C |
| TCPWM_CNT1_CTRL        | 0x40050140 |
| TCPWM_CNT1_STATUS      | 0x40050144 |
| TCPWM_CNT1_COUNTER     | 0x40050148 |
| TCPWM_CNT1_CC          | 0x4005014C |
| TCPWM_CNT1_CC_BUFF     | 0x40050150 |
| TCPWM_CNT1_PERIOD      | 0x40050154 |
| TCPWM_CNT1_PERIOD_BUFF | 0x40050158 |
| TCPWM_CNT1_TR_CTRL0    | 0x40050160 |
| TCPWM_CNT1_TR_CTRL1    | 0x40050164 |
| TCPWM_CNT1_TR_CTRL2    | 0x40050168 |
| TCPWM_CNT1_INTR        | 0x40050170 |
| TCPWM_CNT1_INTR_SET    | 0x40050174 |
| TCPWM_CNT1_INTR_MASK   | 0x40050178 |



| Register Name          | Address    |
|------------------------|------------|
| TCPWM_CNT1_INTR_MASKED | 0x4005017C |
| TCPWM_CNT2_CTRL        | 0x40050180 |
| TCPWM_CNT2_STATUS      | 0x40050184 |
| TCPWM_CNT2_COUNTER     | 0x40050188 |
| TCPWM_CNT2_CC          | 0x4005018C |
| TCPWM_CNT2_CC_BUFF     | 0x40050190 |
| TCPWM_CNT2_PERIOD      | 0x40050194 |
| TCPWM_CNT2_PERIOD_BUFF | 0x40050198 |
| TCPWM_CNT2_TR_CTRL0    | 0x400501a0 |
| TCPWM_CNT2_TR_CTRL1    | 0x400501a4 |
| TCPWM_CNT2_TR_CTRL2    | 0x400501a8 |
| TCPWM_CNT2_INTR        | 0x400501b0 |
| TCPWM_CNT2_INTR_SET    | 0x400501b4 |
| TCPWM_CNT2_INTR_MASK   | 0x400501b8 |
| TCPWM_CNT2_INTR_MASKED | 0x400501bC |
| TCPWM_CNT3_CTRL        | 0x400501c0 |
| TCPWM_CNT3_STATUS      | 0x400501c4 |
| TCPWM_CNT3_COUNTER     | 0x400501c8 |
| TCPWM_CNT3_CC          | 0x400501cC |
| TCPWM_CNT3_CC_BUFF     | 0x400501d0 |
| TCPWM_CNT3_PERIOD      | 0x400501d4 |
| TCPWM_CNT3_PERIOD_BUFF | 0x400501d8 |
| TCPWM_CNT3_TR_CTRL0    | 0x400501e0 |
| TCPWM_CNT3_TR_CTRL1    | 0x400501e4 |
| TCPWM_CNT3_TR_CTRL2    | 0x400501e8 |
| TCPWM_CNT3_INTR        | 0x400501f0 |
| TCPWM_CNT3_INTR_SET    | 0x400501f4 |
| TCPWM_CNT3_INTR_MASK   | 0x400501f8 |
| TCPWM_CNT3_INTR_MASKED | 0x400501fC |



### 15.1.1 TCPWM\_CNT0\_CTRL

Counter control register Address: 0x40050100 Retention: Retained

| Bits      | 7            | 6  | 5                                | 4        | 3                             | 2                          | 1                               | 0                           |  |  |
|-----------|--------------|----|----------------------------------|----------|-------------------------------|----------------------------|---------------------------------|-----------------------------|--|--|
| SW Access |              | No | one                              |          | RW                            | RW                         | RW                              | RW                          |  |  |
| HW Access |              | No | one                              |          | R                             | R                          | R                               | R                           |  |  |
| Name      | None [7:4]   |    |                                  |          | CNT0_PW<br>M_STOP_O<br>N_KILL | CNT0_PW<br>M_SYNC_K<br>ILL | CNT0_AUT<br>O_RELOAD<br>_PERIOD | CNT0_AUT<br>O_RELOAD<br>_CC |  |  |
| Bits      | 15           | 14 | 13                               | 12       | 11                            | 10                         | 9                               | 8                           |  |  |
| SW Access |              | RW |                                  |          |                               |                            |                                 |                             |  |  |
| HW Access |              | R  |                                  |          |                               |                            |                                 |                             |  |  |
| Name      |              |    |                                  | CNT0_GEN | ERIC [15:8]                   |                            |                                 |                             |  |  |
| Bits      | 23           | 22 | 21                               | 20       | 19                            | 18                         | 17                              | 16                          |  |  |
| SW Access | No           | ne | RW                               |          | None                          | RW                         | RW                              |                             |  |  |
| HW Access | No           | ne | R                                |          | None                          | R                          | R                               |                             |  |  |
| Name      | None [23:22] |    | CNT0_QUADRATURE_M<br>ODE [21:20] |          | None                          | CNT0_ONE<br>_SHOT          | CNT0_UP_DOWN_MODE<br>[17:16]    |                             |  |  |
| Bits      | 31           | 30 | 29                               | 28       | 27                            | 26                         | 25                              | 24                          |  |  |
| SW Access |              |    | None                             |          |                               |                            | RW                              |                             |  |  |
| HW Access |              |    | None                             |          |                               |                            | R                               |                             |  |  |
| Name      |              |    | None [31:27]                     |          |                               | CN                         | T0_MODE [26:                    | 24]                         |  |  |

Bits Name Description

26 : 24 CNT0\_MODE Counter mode.
Default Value: 0

0x0: TIMER: Timer mode 0x2: CAPTUR

0x2: CAPTURE: Capture mode 0x3: QUAD:

Quadrature encoding mode

0x4: PWM:

Pulse width modulation (PWM) mode

0x5: PWM\_DT:

PWM with deadtime insertion mode

0x6: PWM\_PR:

Pseudo random pulse width modulation



### 15.1.1 TCPWM\_CNT0\_CTRL (continued)

#### 21:20 CNT0\_QUADRATURE\_M ODE

In QUAD mode selects quadrature encoding mode (X1/X2/X4).

In PWM, PWM\_DT and PWM\_PR modes, these two bits can be used to invert "dt\_line\_out" and

 $"dt\_line\_compl\_out". \ \ Inversion \ is \ the \ last \ step \ in \ generation \ of \ "dt\_line\_out" \ and$ 

"dt\_line\_compl\_out"; i.e. a disabled output line "dt\_line\_out" has the value

QUADRATURE\_MODE[0] and a disabled output line "dt\_line\_compl\_out" has the value

QUADRATURE\_MODE[1].

Default Value: 0

#### 0x0: X1:

X1 encoding (QUAD mode)

0x1: X2:

X2 encoding (QUAD mode)

0x1: INV\_OUT:

When bit 0 is '1', QUADRATURE\_MODE[0] inverts "dt\_line\_out" (PWM/PWM\_DT modes)

0x2: X4

X4 encoding (QUAD mode)

#### 0x2: INV\_COMPL\_OUT:

When bit 1 is '1', QUADRATURE\_MODE[1] inverts "dt\_line\_compl\_out" (PWM/PWM\_DT

modes)

18 CNT0\_ONE\_SHOT

When '0', counter runs continuous. When '1', counter is turned off by hardware when a terminal

count event is generated.

Default Value: 0

#### 17:16 CNT0\_UP\_DOWN\_MODE

Determines counter direction.

Default Value: 0

### 0x0: COUNT\_UP:

Count up (to PERIOD). An overflow event is generated when the counter reaches PERIOD. A terminal count event is generated when the counter reaches PERIOD.

#### 0x1: COUNT DOWN:

Count down (to "0"). An underflow event is generated when the counter reaches "0". A terminal count event is generated when the counter reaches "0".

#### 0x2: COUNT\_UPDN1:

Count up (to PERIOD), then count down (to "0"). An overflow event is generated when the counter reaches PERIOD. An underflow event is generated when the counter reaches "0". A terminal count event is generated when the counter reaches "0".

#### 0x3: COUNT\_UPDN2:

Count up (to PERIOD), then count down (to "0"). An overflow event is generated when the counter reaches PERIOD. An underflow event is generated when the counter reaches "0". A terminal count event is generated when the counter reaches "0" AND when the counter reaches PERIOD (this counter direction can be used for PWM functionality with asymmetrical updates).

#### 15:8 CNT0\_GENERIC

Generic 8-bit control field. In PWM\_DT mode, this field is used to determine the dead time: amount of dead time cycles in the counter clock domain. In all other modes, the lower 3 bits of this field determine pre-scaling of the selected counter clock.

Default Value: 0

### 0x0: DIVBY1:

Divide by 1 (other-than-PWM\_DT mode)

0x1: DIVBY2:

Divide by 2 (other-than-PWM\_DT mode)

### 0x2: DIVBY4:

Divide by 4 (other-than-PWM\_DT mode)



#### 15.1.1 TCPWM\_CNT0\_CTRL (continued)

0x3: DIVBY8:

Divide by 8 (other-than-PWM\_DT mode)

0x4: DIVBY16:

Divide by 16 (other-than-PWM\_DT mode)

0x5: DIVBY32:

Divide by 32 (other-than-PWM\_DT mode)

0x6: DIVBY64:

Divide by 64 (other-than-PWM\_DT mode)

0x7: DIVBY128:

Divide by 128 (other-than-PWM\_DT mode)

CNT0\_PWM\_STOP\_ON\_ 3 **KILL** 

When '1', the kill/stop event stops the counter. This field has a function in PWM, PWM\_DT and

PWM\_PR modes only. Default Value: 0

2 CNT0\_PWM\_SYNC\_KILL When '1', the kill event disables the "dt\_line\_out" and "dt\_line\_compl\_out" signals till the next terminal count event (synchronous kill). When '0' the kill event only disables the "dt\_line\_out" and "dt\_line\_compl\_out" signals when present (asynchronous kill). In asynchronous kill mode, STOP\_EDGE should be NO\_EDGE\_DET. In aynchronous kill mode, STOP\_EDGE should be

RISING\_EDGE. This field has a function in PWM and PWM\_DT modes only.

Default Value: 0

CNT0\_AUTO\_RELOAD\_P 1

**ERIOD** 

When '1', the hardware automatically updates the PERIOD register during a terminal count with an active switch event.

Default Value: 0

0

CNT0\_AUTO\_RELOAD\_C When '1', the hardware automatically updates the CC register during a terminal count with an active switch event.



# 15.1.2 TCPWM\_CNT0\_STATUS

Counter status register Address: 0x40050104 Retention: Not Retained

| Bits      | 7                | 6                     | 5  | 4          | 3       | 2  | 1  | 0       |  |  |  |
|-----------|------------------|-----------------------|----|------------|---------|----|----|---------|--|--|--|
| SW Access | 1                |                       |    | None       |         |    |    | R       |  |  |  |
| HW Access |                  |                       |    | None       |         |    |    | RW      |  |  |  |
| Name      |                  |                       |    | None [7:1] |         |    |    | CNT0_DC |  |  |  |
| Bits      | 15               | 14                    | 13 | 12         | 11      | 10 | 9  | 8       |  |  |  |
| SW Access |                  | R                     |    |            |         |    |    |         |  |  |  |
| HW Access | Ï                | RW                    |    |            |         |    |    |         |  |  |  |
| Name      |                  | CNT0_GENERIC [15:8]   |    |            |         |    |    |         |  |  |  |
| Bits      | 23               | 22                    | 21 | 20         | 19      | 18 | 17 | 16      |  |  |  |
| SW Access |                  |                       |    | No         | ne      |    |    |         |  |  |  |
| HW Access | Ï                |                       |    | No         | ne      |    |    |         |  |  |  |
| Name      |                  |                       |    | None       | [23:16] |    |    |         |  |  |  |
| Bits      | 31               | 30                    | 29 | 28         | 27      | 26 | 25 | 24      |  |  |  |
| SW Access | R                |                       | 1  | 1          | None    |    | 1  |         |  |  |  |
| HW Access | RW               |                       |    |            | None    |    |    |         |  |  |  |
| Name      | CNT0_RUN<br>NING | CNT0_RUN None [30:24] |    |            |         |    |    |         |  |  |  |

| Bits   | Name         | Description                                                                                                                                                                                                                                              |
|--------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31     | CNT0_RUNNING | When '0', the counter is NOT running. When '1', the counter is running. Default Value: 0                                                                                                                                                                 |
| 15 : 8 | CNT0_GENERIC | Generic 8-bit counter field. In PWM_DT mode, this counter is used for dead time insertion. In all other modes, this counter is used for pre-scaling the selected counter clock. PWM_DT mode can NOT use prescaled clock functionality.  Default Value: 0 |
| 0      | CNT0_DOWN    | When '0', counter is counting up. When '1', counter is counting down. In QUAD mode, this field indicates the direction of the latest counter change: '0' when last incremented and '1' when last decremented.  Default Value: 0                          |



# 15.1.3 TCPWM\_CNT0\_COUNTER

Counter count register
Address: 0x40050108
Retention: Retained

| Bits      | 7  | 6                   | 5  | 4      | 3       | 2  | 1  | 0  |  |  |
|-----------|----|---------------------|----|--------|---------|----|----|----|--|--|
| SW Access |    | RW                  |    |        |         |    |    |    |  |  |
| HW Access |    | RW                  |    |        |         |    |    |    |  |  |
| Name      |    | CNT0_COUNTER [7:0]  |    |        |         |    |    |    |  |  |
| Bits      | 15 | 14                  | 13 | 12     | 11      | 10 | 9  | 8  |  |  |
| SW Access | RW |                     |    |        |         |    |    |    |  |  |
| HW Access | RW |                     |    |        |         |    |    |    |  |  |
| Name      |    | CNT0_COUNTER [15:8] |    |        |         |    |    |    |  |  |
| Bits      | 23 | 22                  | 21 | 20     | 19      | 18 | 17 | 16 |  |  |
| SW Access |    |                     |    | No     | ne      |    |    |    |  |  |
| HW Access |    |                     |    | No     | ne      |    |    |    |  |  |
| Name      |    |                     |    | None [ | [23:16] |    |    |    |  |  |
| Bits      | 31 | 30                  | 29 | 28     | 27      | 26 | 25 | 24 |  |  |
| SW Access |    |                     |    | No     | ne      |    |    |    |  |  |
| HW Access |    |                     |    | No     | ne      |    |    |    |  |  |
| Name      |    |                     |    | None [ | [31:24] |    |    |    |  |  |

| Bits   | Name         | Description                                                                                                  |
|--------|--------------|--------------------------------------------------------------------------------------------------------------|
| 15 : 0 | CNT0_COUNTER | 16-bit counter value. It is advised to not write to this field when the counter is running. Default Value: 0 |



# 15.1.4 TCPWM\_CNT0\_CC

Counter compare/capture register

Address: 0x4005010C Retention: Retained

| Bits      | 7              | 6             | 5  | 4      | 3      | 2  | 1  | 0            |  |  |  |  |  |  |  |
|-----------|----------------|---------------|----|--------|--------|----|----|--------------|--|--|--|--|--|--|--|
| SW Access |                | RW            |    |        |        |    |    |              |  |  |  |  |  |  |  |
| HW Access |                | RW            |    |        |        |    |    |              |  |  |  |  |  |  |  |
| Name      |                | CNT0_CC [7:0] |    |        |        |    |    |              |  |  |  |  |  |  |  |
| Bits      | 15             | 14            | 13 | 12     | 11     | 10 | 9  | 8            |  |  |  |  |  |  |  |
| SW Access | RW             |               |    |        |        |    |    |              |  |  |  |  |  |  |  |
| HW Access | RW             |               |    |        |        |    |    |              |  |  |  |  |  |  |  |
| Name      | CNT0_CC [15:8] |               |    |        |        |    |    |              |  |  |  |  |  |  |  |
| Bits      | 23             | 22            | 21 | 20     | 19     | 18 | 17 | 16           |  |  |  |  |  |  |  |
| SW Access |                |               | '  | No     | ne     |    |    |              |  |  |  |  |  |  |  |
| HW Access |                |               |    | No     | ne     |    |    |              |  |  |  |  |  |  |  |
| Name      |                |               |    | None [ | 23:16] |    |    |              |  |  |  |  |  |  |  |
| Bits      | 31             | 30            | 29 | 28     | 27     | 26 | 25 | 24           |  |  |  |  |  |  |  |
| SW Access |                |               |    | No     | ne     |    |    |              |  |  |  |  |  |  |  |
| HW Access |                |               |    | No     | ne     |    |    |              |  |  |  |  |  |  |  |
| Name      |                |               |    | None [ | 31:24] |    |    | None [31:24] |  |  |  |  |  |  |  |

| Bits | Name | Description |
|------|------|-------------|
|------|------|-------------|

15:0 CNT0\_CC In CAPTURE mode, captures the counter value. In other modes, compared to counter value.



# 15.1.5 TCPWM\_CNT0\_CC\_BUFF

Counter buffered compare/capture register

Address: 0x40050110 Retention: Retained

| Bits      | 7              | 6             | 5  | 4      | 3      | 2  | 1  | 0  |  |  |
|-----------|----------------|---------------|----|--------|--------|----|----|----|--|--|
| SW Access |                | RW            |    |        |        |    |    |    |  |  |
| HW Access |                | RW            |    |        |        |    |    |    |  |  |
| Name      |                | CNT0_CC [7:0] |    |        |        |    |    |    |  |  |
| Bits      | 15             | 14            | 13 | 12     | 11     | 10 | 9  | 8  |  |  |
| SW Access | RW             |               |    |        |        |    |    |    |  |  |
| HW Access | RW             |               |    |        |        |    |    |    |  |  |
| Name      | CNT0_CC [15:8] |               |    |        |        |    |    |    |  |  |
| Bits      | 23             | 22            | 21 | 20     | 19     | 18 | 17 | 16 |  |  |
| SW Access |                |               |    | No     | ne     |    |    |    |  |  |
| HW Access |                |               |    | No     | ne     |    |    |    |  |  |
| Name      |                |               |    | None [ | 23:16] |    |    |    |  |  |
| Bits      | 31             | 30            | 29 | 28     | 27     | 26 | 25 | 24 |  |  |
| SW Access |                |               |    | No     | ne     |    |    |    |  |  |
| HW Access |                |               |    | No     | ne     |    |    |    |  |  |
| Name      |                |               |    | None [ | 31:24] |    |    |    |  |  |

Bits Name Description

15:0 CNT0\_CC Additional buffer for counter CC register.



### 15.1.6 TCPWM\_CNT0\_PERIOD

Counter period register Address: 0x40050114 Retention: Retained

| Bits      | 7                  | 6                 | 5  | 4      | 3      | 2  | 1  | 0  |  |  |
|-----------|--------------------|-------------------|----|--------|--------|----|----|----|--|--|
| SW Access |                    |                   |    | R      | W      |    |    |    |  |  |
| HW Access |                    |                   |    | R      | W      |    |    |    |  |  |
| Name      |                    | CNT0_PERIOD [7:0] |    |        |        |    |    |    |  |  |
| Bits      | 15                 | 14                | 13 | 12     | 11     | 10 | 9  | 8  |  |  |
| SW Access |                    | RW                |    |        |        |    |    |    |  |  |
| HW Access | RW                 |                   |    |        |        |    |    |    |  |  |
| Name      | CNT0_PERIOD [15:8] |                   |    |        |        |    |    |    |  |  |
| Bits      | 23                 | 22                | 21 | 20     | 19     | 18 | 17 | 16 |  |  |
| SW Access |                    |                   |    | No     | ne     |    |    |    |  |  |
| HW Access |                    |                   |    | No     | ne     |    |    |    |  |  |
| Name      |                    |                   |    | None [ | 23:16] |    |    |    |  |  |
| Bits      | 31                 | 30                | 29 | 28     | 27     | 26 | 25 | 24 |  |  |
| SW Access |                    |                   |    | No     | ne     |    |    |    |  |  |
| HW Access |                    |                   |    | No     | ne     |    |    |    |  |  |
| Name      | None [31:24]       |                   |    |        |        |    |    |    |  |  |

Bits Name Description

15:0 CNT0\_PERIOD Period value: upper value of the counter. When the counter should count for n cycles, this field

should be set to n-1.



# 15.1.7 TCPWM\_CNT0\_PERIOD\_BUFF

Counter buffered period register

Address: 0x40050118 Retention: Retained

| Bits      | 7  | 6                  | 5  | 4      | 3       | 2  | 1  | 0  |  |  |
|-----------|----|--------------------|----|--------|---------|----|----|----|--|--|
| SW Access |    | RW                 |    |        |         |    |    |    |  |  |
| HW Access |    | RW                 |    |        |         |    |    |    |  |  |
| Name      |    | CNT0_PERIOD [7:0]  |    |        |         |    |    |    |  |  |
| Bits      | 15 | 14                 | 13 | 12     | 11      | 10 | 9  | 8  |  |  |
| SW Access | RW |                    |    |        |         |    |    |    |  |  |
| HW Access | RW |                    |    |        |         |    |    |    |  |  |
| Name      |    | CNT0_PERIOD [15:8] |    |        |         |    |    |    |  |  |
| Bits      | 23 | 22                 | 21 | 20     | 19      | 18 | 17 | 16 |  |  |
| SW Access |    |                    |    | No     | ne      |    |    |    |  |  |
| HW Access |    |                    |    | No     | ne      |    |    |    |  |  |
| Name      |    |                    |    | None [ | [23:16] |    |    |    |  |  |
| Bits      | 31 | 30                 | 29 | 28     | 27      | 26 | 25 | 24 |  |  |
| SW Access |    |                    |    | No     | ne      |    |    |    |  |  |
| HW Access |    |                    |    | No     | ne      |    |    |    |  |  |
| Name      |    |                    |    | None [ | 31:241  |    |    |    |  |  |

Bits Name Description

15:0 CNT0\_PERIOD Additional buffer for counter PERIOD register.



# 15.1.8 TCPWM\_CNT0\_TR\_CTRL0

Counter trigger control register 0

Address: 0x40050120 Retention: Retained

| Bits      | 7                     | 6        | 5            | 4      | 3                      | 2         | 1             | 0  |  |
|-----------|-----------------------|----------|--------------|--------|------------------------|-----------|---------------|----|--|
| SW Access |                       | R        | W            |        | RW                     |           |               |    |  |
| HW Access |                       | F        | २            |        | R                      |           |               |    |  |
| Name      |                       | CNT0_COU | NT_SEL [7:4] |        | CNT0_CAPTURE_SEL [3:0] |           |               |    |  |
| Bits      | 15                    | 14       | 13           | 12     | 11                     | 10        | 9             | 8  |  |
| SW Access |                       | R        | W            |        | RW                     |           |               |    |  |
| HW Access |                       | R        |              |        |                        | R         |               |    |  |
| Name      | CNT0_STOP_SEL [15:12] |          |              |        |                        | CNT0_RELO | AD_SEL [11:8] |    |  |
| Bits      | 23                    | 22       | 21           | 20     | 19                     | 18        | 17            | 16 |  |
| SW Access |                       | No       | ne           |        | RW                     |           |               |    |  |
| HW Access |                       | No       | one          |        | R                      |           |               |    |  |
| Name      |                       | None     | [23:20]      |        |                        | CNT0_STAR | T_SEL [19:16] |    |  |
| Bits      | 31                    | 30       | 29           | 28     | 27                     | 26        | 25            | 24 |  |
| SW Access |                       |          |              | No     | ne                     |           |               |    |  |
| HW Access |                       |          |              | No     | ne                     |           |               |    |  |
| Name      |                       |          |              | None [ | 31:24]                 |           |               |    |  |

| Bits    | Name            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19 : 16 | CNT0_START_SEL  | Selects one of the 16 input triggers as a start trigger. In QUAD mode, this is the second phase (phi B).  Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 15:12   | CNT0_STOP_SEL   | Selects one of the 16 input triggers as a stop trigger. In PWM, PWM_DT and PWM_PR modes, this is the kill trigger. In these modes, the kill trigger is used to either temporarily block the PWM outputs (PWM_STOP_ON_KILL is '0') or stop the functionality (PWM_STOP_ON_KILL is '1'). For the PWM and PWM_DT modes, the blocking of the output signals can be asynchronous (STOP_EDGE should be NO_EDGE_DET) in which case the blocking is as long as the trigger is '1' or synchronous (STOP_EDGE should be RISING_EDGE) in which case it extends till the next terminal count event. Default Value: 0 |
| 11 : 8  | CNT0_RELOAD_SEL | Selects one of the 16 input triggers as a reload trigger. In QUAD mode, this is the index or revolution pulse. In this mode, it will update the counter with the value in the TCPWM_CNTn_PERIOD register.  Default Value: 0                                                                                                                                                                                                                                                                                                                                                                              |
| 7:4     | CNT0_COUNT_SEL  | Selects one of the 16 input triggers as a count trigger. In QUAD mode, this is the first phase (phi A). Default setting selects input trigger 1, which is always '1'.  Default Value: 1                                                                                                                                                                                                                                                                                                                                                                                                                  |



### 15.1.8 TCPWM\_CNT0\_TR\_CTRL0 (continued)

3:0 CNT0\_CAPTURE\_SEL

Selects one of the 16 input triggers as a capture trigger. Input trigger 0 is always '0' and input trigger is always '1'. In the PWM, PWM\_DT and PWM\_PR modes this trigger is used to switch the values if the compare and period registers with their buffer counterparts.

Default Value: 0



# 15.1.9 TCPWM\_CNT0\_TR\_CTRL1

Counter trigger control register 1

Address: 0x40050124 Retention: Retained

| Bits      | 7         | 6                                | 5                      | 4    | 3                        | 2  | 1                       | 0  |  |  |
|-----------|-----------|----------------------------------|------------------------|------|--------------------------|----|-------------------------|----|--|--|
| SW Access | R'        | W                                | R'                     | RW   |                          | RW |                         | RW |  |  |
| HW Access | F         | ₹                                | F                      | ₹    | F                        | ₹  | F                       | R  |  |  |
| Name      | CNT0_STOP | P_EDGE [7:6]                     | CNT0_RELOAD_EDGE (5:4] |      | CNT0_COUNT_EDGE<br>[3:2] |    | CNT0_CAPTURE_EDGE [1:0] |    |  |  |
| Bits      | 15        | 14                               | 13                     | 12   | 11                       | 10 | 9                       | 8  |  |  |
| SW Access |           | None RW                          |                        |      |                          |    |                         |    |  |  |
| HW Access |           | None R                           |                        |      |                          |    |                         |    |  |  |
| Name      |           | None [15:10] CNT0_START_EDGE [9: |                        |      |                          |    |                         |    |  |  |
| Bits      | 23        | 22                               | 21                     | 20   | 19                       | 18 | 17                      | 16 |  |  |
| SW Access |           |                                  |                        | No   | ne                       |    |                         |    |  |  |
| HW Access |           |                                  |                        | No   | ne                       |    |                         |    |  |  |
| Name      |           |                                  |                        | None | [23:16]                  |    |                         |    |  |  |
| Bits      | 31        | 30                               | 29                     | 28   | 27                       | 26 | 25                      | 24 |  |  |
| SW Access |           |                                  |                        | No   | ne                       |    |                         |    |  |  |
| HW Access |           |                                  |                        | No   | ne                       |    |                         |    |  |  |
| Name      | 1         |                                  |                        | None | [31:24]                  |    |                         |    |  |  |

| Bits | Name            | Description                                                                                                                                                                                                     |
|------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9:8  | CNT0_START_EDGE | A start event will start the counter; i.e. the counter will become running. Starting does NOT enable the counter. A start event will not initialize the counter whereas the reload event does. Default Value: 3 |
|      |                 | 0x0: RISING_EDGE: Rising edge. Any rising edge generates an event.                                                                                                                                              |
|      |                 | 0x1: FALLING_EDGE: Falling edge. Any falling edge generates an event.                                                                                                                                           |
|      |                 | 0x2: BOTH_EDGES: Rising AND falling edge. Any odd amount of edges generates an event.                                                                                                                           |
|      |                 | 0x3: NO_EDGE_DET: No edge detection, use trigger as is.                                                                                                                                                         |
| 7:6  | CNT0_STOP_EDGE  | A stop event, will stop the counter; i.e. it will no longer be running. Stopping will NOT disable the counter.  Default Value: 3                                                                                |
|      |                 | 0x0: RISING_EDGE: Rising edge. Any rising edge generates an event.                                                                                                                                              |



### 15.1.9 TCPWM\_CNT0\_TR\_CTRL1 (continued)

### 0x1: FALLING\_EDGE:

Falling edge. Any falling edge generates an event.

#### 0x2: BOTH EDGES:

Rising AND falling edge. Any odd amount of edges generates an event.

#### 0x3: NO\_EDGE\_DET:

No edge detection, use trigger as is.

#### 5:4 CNT0\_RELOAD\_EDGE

A reload event will initialize the counter. When counting up, the counter is initialized to "0". When

counting down, the counter is initialized with PERIOD.

Default Value: 3

#### 0x0: RISING\_EDGE:

Rising edge. Any rising edge generates an event.

#### 0x1: FALLING\_EDGE:

Falling edge. Any falling edge generates an event.

#### 0x2: BOTH\_EDGES:

Rising AND falling edge. Any odd amount of edges generates an event.

#### 0x3: NO\_EDGE\_DET:

No edge detection, use trigger as is.

#### 3:2 CNT0\_COUNT\_EDGE

A counter event will increase or decrease the counter by '1'.

Default Value: 3

#### 0x0: RISING\_EDGE:

Rising edge. Any rising edge generates an event.

### 0x1: FALLING\_EDGE:

Falling edge. Any falling edge generates an event.

### 0x2: BOTH\_EDGES:

Rising AND falling edge. Any odd amount of edges generates an event.

#### 0x3: NO\_EDGE\_DET:

No edge detection, use trigger as is.

### 1:0 CNT0\_CAPTURE\_EDGE

A capture event will copy the counter value into the CC register.

Default Value: 3

### 0x0: RISING\_EDGE:

Rising edge. Any rising edge generates an event.

#### 0x1: FALLING EDGE:

Falling edge. Any falling edge generates an event.

#### 0x2: BOTH\_EDGES:

Rising AND falling edge. Any odd amount of edges generates an event.

#### 0x3: NO\_EDGE\_DET:

No edge detection, use trigger as is.



# 15.1.10 TCPWM\_CNT0\_TR\_CTRL2

Counter trigger control register 2

Address: 0x40050128 Retention: Retained

| Bits      | 7    | 6       | 5  | 4                             | 3       | 2                            | 1  | 0                            |  |
|-----------|------|---------|----|-------------------------------|---------|------------------------------|----|------------------------------|--|
| SW Access | No   | ne      | RW |                               | RW      |                              | RW |                              |  |
| HW Access | No   | ne      | F  | २                             | F       | २                            | F  | ₹                            |  |
| Name      | None | : [7:6] |    | CNT0_UNDERFLOW_MO<br>DE [5:4] |         | CNT0_OVERFLOW_MOD<br>E [3:2] |    | CNT0_CC_MATCH_MOD<br>E [1:0] |  |
| Bits      | 15   | 14      | 13 | 12                            | 11      | 10                           | 9  | 8                            |  |
| SW Access |      |         |    | No                            | ne      |                              |    |                              |  |
| HW Access |      |         |    | No                            | ne      |                              |    |                              |  |
| Name      |      |         |    | None                          | [15:8]  |                              |    |                              |  |
| Bits      | 23   | 22      | 21 | 20                            | 19      | 18                           | 17 | 16                           |  |
| SW Access |      |         |    | No                            | ne      |                              |    |                              |  |
| HW Access |      |         |    | No                            | ne      |                              |    |                              |  |
| Name      |      |         |    | None                          | [23:16] |                              |    |                              |  |
| Bits      | 31   | 30      | 29 | 28                            | 27      | 26                           | 25 | 24                           |  |
| SW Access | None |         |    |                               |         |                              |    |                              |  |
| HW Access | None |         |    |                               |         |                              |    |                              |  |
| Name      |      |         |    | None                          | [31:24] |                              |    |                              |  |

| Bits | Name                    | Description                                                                                                                   |
|------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| 5:4  | CNT0_UNDERFLOW_MO<br>DE | Determines the effect of a counter underflow event (COUNTER reaches "0") on the "line_out" output signals.  Default Value: 3  |
|      |                         | <b>0x0: SET:</b> Set to '1'                                                                                                   |
|      |                         | 0x1: CLEAR:<br>Set to '0'                                                                                                     |
|      |                         | 0x2: INVERT: Invert                                                                                                           |
|      |                         | 0x3: NO_CHANGE:<br>No Change                                                                                                  |
| 3:2  | CNT0_OVERFLOW_MOD E     | Determines the effect of a counter overflow event (COUNTER reaches PERIOD) on the "line_out" output signals. Default Value: 3 |
|      |                         | <b>0x0: SET:</b> Set to '1'                                                                                                   |



#### TCPWM\_CNT0\_TR\_CTRL2 (continued) 15.1.10

0x1: CLEAR:

Set to '0'

0x2: INVERT:

Invert

0x3: NO\_CHANGE:

No Change

1:0 CNT0\_CC\_MATCH\_MOD

Determines the effect of a compare match event (COUNTER equals CC register) on the "line\_out" output signals. Note that INVERT is especially useful for center aligned pulse width modulation.

To generate a duty cycle of 0%, the counter CC register should be set to "0". For a 100% duty cycle, the counter CC register should be set to larger than the counter PERIOD register.

0x0: SET: Set to '1'

0x1: CLEAR: Set to '0'

0x2: INVERT:

Invert

0x3: NO\_CHANGE:

No Change



# 15.1.11 TCPWM\_CNT0\_INTR

Interrupt request register.
Address: 0x40050130
Retention: Not Retained

| Bits      | 7  | 6  | 5    | 4       | 3       | 2  | 1                 | 0       |
|-----------|----|----|------|---------|---------|----|-------------------|---------|
| SW Access |    |    | No   | one     |         |    | RW1C              | RW1C    |
| HW Access |    |    | No   | one     |         |    | RW1S              | RW1S    |
| Name      |    |    | None | e [7:2] |         |    | CNT0_CC_<br>MATCH | CNT0_TC |
| Bits      | 15 | 14 | 13   | 12      | 11      | 10 | 9                 | 8       |
| SW Access |    |    |      | No      | one     |    |                   |         |
| HW Access |    |    |      | No      | one     |    |                   |         |
| Name      |    |    |      | None    | [15:8]  |    |                   |         |
| Bits      | 23 | 22 | 21   | 20      | 19      | 18 | 17                | 16      |
| SW Access |    |    |      | No      | ne      |    | '                 |         |
| HW Access |    |    |      | No      | one     |    |                   |         |
| Name      |    |    |      | None    | [23:16] |    |                   |         |
| Bits      | 31 | 30 | 29   | 28      | 27      | 26 | 25                | 24      |
| SW Access |    |    |      | No      | one     | -  |                   |         |
| HW Access |    |    |      | No      | one     |    |                   |         |
| Name      |    |    |      | None    | [31:24] |    |                   |         |

| Bits | Name          | Description                                                                                                          |
|------|---------------|----------------------------------------------------------------------------------------------------------------------|
| 1    | CNT0_CC_MATCH | Counter matches CC register event. Set to '1', when event is detected. Write with '1' to clear bit. Default Value: 0 |
| 0    | CNT0_TC       | Terminal count event. Set to '1', when event is detected. Write with '1' to clear bit. Default Value: 0              |



# 15.1.12 TCPWM\_CNT0\_INTR\_SET

Interrupt set request register.

Address: 0x40050134
Retention: Not Retained

| Bits      | 7  | 6    | 5    | 4       | 3       | 2  | 1                 | 0       |  |  |
|-----------|----|------|------|---------|---------|----|-------------------|---------|--|--|
| SW Access |    |      | No   | ne      |         |    | RW1S              | RW1S    |  |  |
| HW Access |    |      | No   | ne      |         |    | А                 | А       |  |  |
| Name      |    |      | None | : [7:2] |         |    | CNT0_CC_<br>MATCH | CNT0_TC |  |  |
| Bits      | 15 | 14   | 13   | 12      | 11      | 10 | 9                 | 8       |  |  |
| SW Access |    |      |      | No      | ne      |    |                   |         |  |  |
| HW Access |    |      |      | No      | ne      |    |                   |         |  |  |
| Name      |    |      |      | None    | [15:8]  |    |                   |         |  |  |
| Bits      | 23 | 22   | 21   | 20      | 19      | 18 | 17                | 16      |  |  |
| SW Access |    |      |      | No      | ne      |    |                   |         |  |  |
| HW Access |    |      |      | No      | ne      |    |                   |         |  |  |
| Name      |    |      |      | None    | [23:16] |    |                   |         |  |  |
| Bits      | 31 | 30   | 29   | 28      | 27      | 26 | 25                | 24      |  |  |
| SW Access |    |      |      | No      | ne      |    | 1                 |         |  |  |
| HW Access |    | None |      |         |         |    |                   |         |  |  |
| Name      |    |      |      | None    | [31:24] |    |                   |         |  |  |

| Bits | Name          | Description                                                                              |
|------|---------------|------------------------------------------------------------------------------------------|
| 1    | CNT0_CC_MATCH | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0  |
| 0    | CNT0_TC       | Write with '1' to set corresponding bit in interrupt request register.  Default Value: 0 |



# 15.1.13 TCPWM\_CNT0\_INTR\_MASK

Interrupt mask register.
Address: 0x40050138
Retention: Retained

| Bits      | 7    | 6          | 5    | 4       | 3       | 2  | 1                 | 0       |  |  |
|-----------|------|------------|------|---------|---------|----|-------------------|---------|--|--|
| SW Access |      | None RW RW |      |         |         |    |                   |         |  |  |
| HW Access |      |            | No   | one     |         |    | R                 | R       |  |  |
| Name      |      |            | None | e [7:2] |         |    | CNT0_CC_<br>MATCH | CNT0_TC |  |  |
| Bits      | 15   | 14         | 13   | 12      | 11      | 10 | 9                 | 8       |  |  |
| SW Access |      |            |      | No      | ne      |    |                   |         |  |  |
| HW Access |      |            |      | No      | one     |    |                   |         |  |  |
| Name      |      |            |      | None    | [15:8]  |    |                   |         |  |  |
| Bits      | 23   | 22         | 21   | 20      | 19      | 18 | 17                | 16      |  |  |
| SW Access |      |            |      | No      | ne      |    | <u>'</u>          |         |  |  |
| HW Access |      |            |      | No      | one     |    |                   |         |  |  |
| Name      |      |            |      | None    | [23:16] |    |                   |         |  |  |
| Bits      | 31   | 30         | 29   | 28      | 27      | 26 | 25                | 24      |  |  |
| SW Access |      |            | 1    | No      | ne      | 1  | 1                 |         |  |  |
| HW Access | None |            |      |         |         |    |                   |         |  |  |
| Name      |      |            |      | None    | [31:24] |    |                   |         |  |  |

| Bits | Name          | Description                                                                     |
|------|---------------|---------------------------------------------------------------------------------|
| 1    | CNT0_CC_MATCH | Mask bit for corresponding bit in interrupt request register. Default Value: 0  |
| 0    | CNT0_TC       | Mask bit for corresponding bit in interrupt request register.  Default Value: 0 |



# 15.1.14 TCPWM\_CNT0\_INTR\_MASKED

Interrupt masked request register

Address: 0x4005013C Retention: Retained

| Bits      | 7  | 6    | 5    | 4     | 3       | 2  | 1                 | 0       |  |  |
|-----------|----|------|------|-------|---------|----|-------------------|---------|--|--|
| SW Access |    |      | No   | ne    |         |    | R                 | R       |  |  |
| HW Access |    |      | No   | ne    |         |    | W                 | W       |  |  |
| Name      |    |      | None | [7:2] |         |    | CNT0_CC_<br>MATCH | CNT0_TC |  |  |
| Bits      | 15 | 14   | 13   | 12    | 11      | 10 | 9                 | 8       |  |  |
| SW Access |    |      |      | No    | one     |    |                   |         |  |  |
| HW Access |    |      |      | No    | one     |    |                   |         |  |  |
| Name      |    |      |      | None  | [15:8]  |    |                   |         |  |  |
| Bits      | 23 | 22   | 21   | 20    | 19      | 18 | 17                | 16      |  |  |
| SW Access |    |      |      | No    | one     |    |                   |         |  |  |
| HW Access |    |      |      | No    | one     |    |                   |         |  |  |
| Name      |    |      |      | None  | [23:16] |    |                   |         |  |  |
| Bits      | 31 | 30   | 29   | 28    | 27      | 26 | 25                | 24      |  |  |
| SW Access |    |      |      | No    | one     |    |                   |         |  |  |
| HW Access |    | None |      |       |         |    |                   |         |  |  |
| Name      |    |      |      | None  | [31:24] |    |                   |         |  |  |

| Bits | Name          | Description                                                           |
|------|---------------|-----------------------------------------------------------------------|
| 1    | CNT0_CC_MATCH | Logical and of corresponding request and mask bits. Default Value: 0  |
| 0    | CNT0_TC       | Logical and of corresponding request and mask bits.  Default Value: 0 |



### 15.1.15 TCPWM\_CNT1\_CTRL

Counter control register Address: 0x40050140 Retention: Retained

| Bits      | 7          | 6       | 5            | 4                   | 3                             | 2                          | 1                               | 0                           |
|-----------|------------|---------|--------------|---------------------|-------------------------------|----------------------------|---------------------------------|-----------------------------|
| SW Access |            | No      | one          |                     | RW                            | RW                         | RW                              | RW                          |
| HW Access |            | No      | one          |                     | R                             | R                          | R                               | R                           |
| Name      | None [7:4] |         |              |                     | CNT1_PW<br>M_STOP_O<br>N_KILL | CNT1_PW<br>M_SYNC_K<br>ILL | CNT1_AUT<br>O_RELOAD<br>_PERIOD | CNT1_AUT<br>O_RELOAD<br>_CC |
| Bits      | 15         | 14      | 13           | 12                  | 11                            | 10                         | 9                               | 8                           |
| SW Access |            |         |              | R                   | W                             |                            |                                 |                             |
| HW Access |            |         |              | F                   | २                             |                            |                                 |                             |
| Name      |            |         |              | CNT1_GEN            | IERIC [15:8]                  |                            |                                 |                             |
| Bits      | 23         | 22      | 21           | 20                  | 19                            | 18                         | 17                              | 16                          |
| SW Access | No         | ne      | R'           | W                   | None                          | RW                         | R                               | W                           |
| HW Access | No         | ne      | F            | २                   | None                          | R                          | F                               | ₹                           |
| Name      | None       | [23:22] |              | DRATURE_M<br>21:20] | None                          | CNT1_ONE<br>_SHOT          |                                 | OWN_MODE<br>:16]            |
| Bits      | 31         | 30      | 29           | 28                  | 27                            | 26                         | 25                              | 24                          |
| SW Access |            |         | None         |                     |                               | RW                         |                                 |                             |
| HW Access |            |         | None         |                     |                               |                            | R                               |                             |
| Name      |            |         | None [31:27] |                     |                               | CN                         | T1_MODE [26                     | :24]                        |

Bits Name Description

26 : 24 CNT1\_MODE Counter mode.
Default Value: 0

0x0: TIMER: Timer mode 0x2: CAPTURE:

Capture mode

0x3: QUAD:

Quadrature encoding mode

0x4: PWM:

Pulse width modulation (PWM) mode

0x5: PWM\_DT:

PWM with deadtime insertion mode

0x6: PWM\_PR:

Pseudo random pulse width modulation



### 15.1.15 TCPWM\_CNT1\_CTRL (continued)

21:20 CNT1\_QUADRATURE\_M ODE In QUAD mode selects quadrature encoding mode (X1/X2/X4).

In PWM, PWM\_DT and PWM\_PR modes, these two bits can be used to invert "dt\_line\_out" and

"dt\_line\_compl\_out". Inversion is the last step in generation of "dt\_line\_out" and

"dt\_line\_compl\_out"; i.e. a disabled output line "dt\_line\_out" has the value

QUADRATURE\_MODE[0] and a disabled output line "dt\_line\_compl\_out" has the value

QUADRATURE\_MODE[1].

Default Value: 0

0x0: X1:

X1 encoding (QUAD mode)

0x1: X2:

X2 encoding (QUAD mode)

0x1: INV\_OUT:

When bit 0 is '1', QUADRATURE\_MODE[0] inverts "dt\_line\_out" (PWM/PWM\_DT modes)

0x2: X4

X4 encoding (QUAD mode)

0x2: INV\_COMPL\_OUT:

When bit 1 is '1', QUADRATURE\_MODE[1] inverts "dt\_line\_compl\_out" (PWM/PWM\_DT

modes)

18 CNT1\_ONE\_SHOT

When '0', counter runs continuous. When '1', counter is turned off by hardware when a terminal

count event is generated.

Default Value: 0

17:16 CNT1\_UP\_DOWN\_MODE

Determines counter direction.

Default Value: 0

0x0: COUNT\_UP:

Count up (to PERIOD). An overflow event is generated when the counter reaches PERIOD. A terminal count event is generated when the counter reaches PERIOD.

#### 0x1: COUNT DOWN:

Count down (to "0"). An underflow event is generated when the counter reaches "0". A terminal count event is generated when the counter reaches "0".

#### 0x2: COUNT\_UPDN1:

Count up (to PERIOD), then count down (to "0"). An overflow event is generated when the counter reaches PERIOD. An underflow event is generated when the counter reaches "0". A terminal count event is generated when the counter reaches "0".

#### 0x3: COUNT\_UPDN2:

Count up (to PERIOD), then count down (to "0"). An overflow event is generated when the counter reaches PERIOD. An underflow event is generated when the counter reaches "0". A terminal count event is generated when the counter reaches "0" AND when the counter reaches PERIOD (this counter direction can be used for PWM functionality with asymmetrical updates).

15:8 CNT1\_GENERIC

Generic 8-bit control field. In PWM\_DT mode, this field is used to determine the dead time: amount of dead time cycles in the counter clock domain. In all other modes, the lower 3 bits of this field determine pre-scaling of the selected counter clock.

Default Value: 0

0x0: DIVBY1:

Divide by 1 (other-than-PWM\_DT mode)

0x1: DIVBY2:

Divide by 2 (other-than-PWM\_DT mode)

0x2: DIVBY4:

Divide by 4 (other-than-PWM\_DT mode)



#### 15.1.15 TCPWM\_CNT1\_CTRL (continued)

0x3: DIVBY8:

Divide by 8 (other-than-PWM\_DT mode)

0x4: DIVBY16:

Divide by 16 (other-than-PWM\_DT mode)

0x5: DIVBY32:

Divide by 32 (other-than-PWM\_DT mode)

0x6: DIVBY64:

Divide by 64 (other-than-PWM\_DT mode)

0x7: DIVBY128:

Divide by 128 (other-than-PWM\_DT mode)

3 CNT1\_PWM\_STOP\_ON\_ **KILL** 

When '1', the kill/stop event stops the counter. This field has a function in PWM, PWM\_DT and

PWM\_PR modes only. Default Value: 0

2 CNT1\_PWM\_SYNC\_KILL When '1', the kill event disables the "dt\_line\_out" and "dt\_line\_compl\_out" signals till the next terminal count event (synchronous kill). When '0' the kill event only disables the "dt\_line\_out" and "dt\_line\_compl\_out" signals when present (asynchronous kill). In asynchronous kill mode, STOP\_EDGE should be NO\_EDGE\_DET. In aynchronous kill mode, STOP\_EDGE should be

RISING\_EDGE. This field has a function in PWM and PWM\_DT modes only.

Default Value: 0

CNT1\_AUTO\_RELOAD\_P

**ERIOD** 

When '1', the hardware automatically updates the PERIOD register during a terminal count with an active switch event.

Default Value: 0

CNT1\_AUTO\_RELOAD\_C When '1', the hardware automatically updates the CC register during a terminal count with an active switch event.



# 15.1.16 TCPWM\_CNT1\_STATUS

Counter status register Address: 0x40050144 Retention: Not Retained

| Bits      | 7                | 6                   | 5  | 4          | 3       | 2  | 1  | 0             |  |  |  |
|-----------|------------------|---------------------|----|------------|---------|----|----|---------------|--|--|--|
| SW Access |                  |                     |    | None       |         |    |    | R             |  |  |  |
| HW Access |                  |                     |    | None       |         |    |    | RW            |  |  |  |
| Name      |                  |                     |    | None [7:1] |         |    |    | CNT1_DO<br>WN |  |  |  |
| Bits      | 15               | 14                  | 13 | 12         | 11      | 10 | 9  | 8             |  |  |  |
| SW Access |                  | R                   |    |            |         |    |    |               |  |  |  |
| HW Access |                  | RW                  |    |            |         |    |    |               |  |  |  |
| Name      |                  | CNT1_GENERIC [15:8] |    |            |         |    |    |               |  |  |  |
| Bits      | 23               | 22                  | 21 | 20         | 19      | 18 | 17 | 16            |  |  |  |
| SW Access |                  |                     |    | No         | ne      |    |    |               |  |  |  |
| HW Access |                  |                     |    | No         | ne      |    |    |               |  |  |  |
| Name      |                  |                     |    | None       | [23:16] |    |    |               |  |  |  |
| Bits      | 31               | 30                  | 29 | 28         | 27      | 26 | 25 | 24            |  |  |  |
| SW Access | R                |                     |    |            | None    |    |    |               |  |  |  |
| HW Access | RW               |                     |    |            | None    |    |    |               |  |  |  |
| Name      | CNT1_RUN<br>NING |                     |    |            |         |    |    |               |  |  |  |

| Bits   | Name         | Description                                                                                                                                                                                                                                              |
|--------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31     | CNT1_RUNNING | When '0', the counter is NOT running. When '1', the counter is running. Default Value: 0                                                                                                                                                                 |
| 15 : 8 | CNT1_GENERIC | Generic 8-bit counter field. In PWM_DT mode, this counter is used for dead time insertion. In all other modes, this counter is used for pre-scaling the selected counter clock. PWM_DT mode can NOT use prescaled clock functionality.  Default Value: 0 |
| 0      | CNT1_DOWN    | When '0', counter is counting up. When '1', counter is counting down. In QUAD mode, this field indicates the direction of the latest counter change: '0' when last incremented and '1' when last decremented.  Default Value: 0                          |



# 15.1.17 TCPWM\_CNT1\_COUNTER

Counter count register Address: 0x40050148 Retention: Retained

| Bits      | 7                   | 6                  | 5  | 4      | 3      | 2  | 1  | 0  |  |  |
|-----------|---------------------|--------------------|----|--------|--------|----|----|----|--|--|
| SW Access |                     | RW                 |    |        |        |    |    |    |  |  |
| HW Access |                     | RW                 |    |        |        |    |    |    |  |  |
| Name      |                     | CNT1_COUNTER [7:0] |    |        |        |    |    |    |  |  |
| Bits      | 15                  | 14                 | 13 | 12     | 11     | 10 | 9  | 8  |  |  |
| SW Access |                     | RW                 |    |        |        |    |    |    |  |  |
| HW Access | RW                  |                    |    |        |        |    |    |    |  |  |
| Name      | CNT1_COUNTER [15:8] |                    |    |        |        |    |    |    |  |  |
| Bits      | 23                  | 22                 | 21 | 20     | 19     | 18 | 17 | 16 |  |  |
| SW Access |                     |                    |    | No     | ne     |    |    |    |  |  |
| HW Access |                     |                    |    | No     | ne     |    |    |    |  |  |
| Name      |                     |                    |    | None [ | 23:16] |    |    |    |  |  |
| Bits      | 31                  | 30                 | 29 | 28     | 27     | 26 | 25 | 24 |  |  |
| SW Access |                     |                    |    | No     | ne     |    |    |    |  |  |
| HW Access |                     |                    |    | No     | ne     |    |    |    |  |  |
| Name      |                     |                    |    | None [ | 31:241 |    |    |    |  |  |

| Bits   | Name         | Description                                                                                                  |
|--------|--------------|--------------------------------------------------------------------------------------------------------------|
| 15 : 0 | CNT1_COUNTER | 16-bit counter value. It is advised to not write to this field when the counter is running. Default Value: 0 |



# 15.1.18 TCPWM\_CNT1\_CC

Counter compare/capture register

Address: 0x4005014C Retention: Retained

| Bits      | 7  | 6              | 5  | 4      | 3      | 2  | 1  | 0  |  |  |
|-----------|----|----------------|----|--------|--------|----|----|----|--|--|
| SW Access |    | RW             |    |        |        |    |    |    |  |  |
| HW Access |    | RW             |    |        |        |    |    |    |  |  |
| Name      |    | CNT1_CC [7:0]  |    |        |        |    |    |    |  |  |
| Bits      | 15 | 14             | 13 | 12     | 11     | 10 | 9  | 8  |  |  |
| SW Access |    | RW             |    |        |        |    |    |    |  |  |
| HW Access | RW |                |    |        |        |    |    |    |  |  |
| Name      |    | CNT1_CC [15:8] |    |        |        |    |    |    |  |  |
| Bits      | 23 | 22             | 21 | 20     | 19     | 18 | 17 | 16 |  |  |
| SW Access |    |                |    | No     | ne     |    |    |    |  |  |
| HW Access |    |                |    | No     | ne     |    |    |    |  |  |
| Name      |    |                |    | None [ | 23:16] |    |    |    |  |  |
| Bits      | 31 | 30             | 29 | 28     | 27     | 26 | 25 | 24 |  |  |
| SW Access |    |                |    | No     | ne     |    |    |    |  |  |
| HW Access |    |                |    | No     | ne     |    |    |    |  |  |
| Name      |    |                |    | None [ | 31:241 |    |    |    |  |  |

| Bits | Name | Description |
|------|------|-------------|
|------|------|-------------|

15:0 CNT1\_CC In CAPTURE mode, captures the counter value. In other modes, compared to counter value.



# 15.1.19 TCPWM\_CNT1\_CC\_BUFF

Counter buffered compare/capture register

Address: 0x40050150 Retention: Retained

| Bits      | 7  | 6              | 5  | 4      | 3      | 2  | 1  | 0  |  |  |
|-----------|----|----------------|----|--------|--------|----|----|----|--|--|
| SW Access |    | RW             |    |        |        |    |    |    |  |  |
| HW Access |    | RW             |    |        |        |    |    |    |  |  |
| Name      |    | CNT1_CC [7:0]  |    |        |        |    |    |    |  |  |
| Bits      | 15 | 14             | 13 | 12     | 11     | 10 | 9  | 8  |  |  |
| SW Access |    | RW             |    |        |        |    |    |    |  |  |
| HW Access | RW |                |    |        |        |    |    |    |  |  |
| Name      |    | CNT1_CC [15:8] |    |        |        |    |    |    |  |  |
| Bits      | 23 | 22             | 21 | 20     | 19     | 18 | 17 | 16 |  |  |
| SW Access |    |                |    | No     | ne     |    |    |    |  |  |
| HW Access |    |                |    | No     | ne     |    |    |    |  |  |
| Name      |    |                |    | None [ | 23:16] |    |    |    |  |  |
| Bits      | 31 | 30             | 29 | 28     | 27     | 26 | 25 | 24 |  |  |
| SW Access |    |                |    | No     | ne     |    |    |    |  |  |
| HW Access |    |                |    | No     | ne     |    |    |    |  |  |
| Name      |    |                |    | None [ | 31:241 |    |    |    |  |  |

Bits Name Description

15:0 CNT1\_CC Additional buffer for counter CC register.



# 15.1.20 TCPWM\_CNT1\_PERIOD

Counter period register Address: 0x40050154 Retention: Retained

| Bits      | 7  | 6                 | 5  | 4        | 3           | 2  | 1  | 0  |  |  |
|-----------|----|-------------------|----|----------|-------------|----|----|----|--|--|
| SW Access |    | RW                |    |          |             |    |    |    |  |  |
| HW Access |    | RW                |    |          |             |    |    |    |  |  |
| Name      |    | CNT1_PERIOD [7:0] |    |          |             |    |    |    |  |  |
| Bits      | 15 | 14                | 13 | 12       | 11          | 10 | 9  | 8  |  |  |
| SW Access |    | RW                |    |          |             |    |    |    |  |  |
| HW Access | RW |                   |    |          |             |    |    |    |  |  |
| Name      |    |                   |    | CNT1_PEF | RIOD [15:8] |    |    |    |  |  |
| Bits      | 23 | 22                | 21 | 20       | 19          | 18 | 17 | 16 |  |  |
| SW Access |    |                   |    | No       | ne          |    |    |    |  |  |
| HW Access |    |                   |    | No       | ne          |    |    |    |  |  |
| Name      |    |                   |    | None [   | 23:16]      |    |    |    |  |  |
| Bits      | 31 | 30                | 29 | 28       | 27          | 26 | 25 | 24 |  |  |
| SW Access |    |                   |    | No       | ne          |    |    |    |  |  |
| HW Access |    |                   |    | No       | ne          |    |    |    |  |  |
| Name      |    |                   |    | None [   | 31:24]      |    |    |    |  |  |

Bits Name Description

15:0 CNT1\_PERIOD Period value: upper value of the counter. When the counter should count for n cycles, this field

should be set to n-1.



### 15.1.21 TCPWM\_CNT1\_PERIOD\_BUFF

Counter buffered period register

Address: 0x40050158 Retention: Retained

| Bits      | 7                  | 6                 | 5  | 4    | 3       | 2  | 1  | 0  |  |  |
|-----------|--------------------|-------------------|----|------|---------|----|----|----|--|--|
| SW Access |                    | RW                |    |      |         |    |    |    |  |  |
| HW Access |                    | RW                |    |      |         |    |    |    |  |  |
| Name      |                    | CNT1_PERIOD [7:0] |    |      |         |    |    |    |  |  |
| Bits      | 15                 | 14                | 13 | 12   | 11      | 10 | 9  | 8  |  |  |
| SW Access |                    | RW                |    |      |         |    |    |    |  |  |
| HW Access | RW                 |                   |    |      |         |    |    |    |  |  |
| Name      | CNT1_PERIOD [15:8] |                   |    |      |         |    |    |    |  |  |
| Bits      | 23                 | 22                | 21 | 20   | 19      | 18 | 17 | 16 |  |  |
| SW Access |                    |                   |    | No   | ne      |    |    |    |  |  |
| HW Access |                    |                   |    | No   | one     |    |    |    |  |  |
| Name      |                    |                   |    | None | [23:16] |    |    |    |  |  |
| Bits      | 31                 | 30                | 29 | 28   | 27      | 26 | 25 | 24 |  |  |
| SW Access |                    |                   |    | No   | ne      |    |    |    |  |  |
| HW Access |                    |                   |    | No   | one     |    |    |    |  |  |
| Name      |                    |                   |    | None | [31:24] |    |    |    |  |  |

Bits Name Description

15:0 CNT1\_PERIOD Additional buffer for counter PERIOD register.



# 15.1.22 TCPWM\_CNT1\_TR\_CTRL0

Counter trigger control register 0

Address: 0x40050160 Retention: Retained

| Bits      | 7                     | 6        | 5            | 4      | 3                      | 2         | 1             | 0  |  |
|-----------|-----------------------|----------|--------------|--------|------------------------|-----------|---------------|----|--|
| SW Access |                       | R        | W            |        | RW                     |           |               |    |  |
| HW Access |                       | F        | ₹            |        | R                      |           |               |    |  |
| Name      |                       | CNT1_COU | NT_SEL [7:4] |        | CNT1_CAPTURE_SEL [3:0] |           |               |    |  |
| Bits      | 15                    | 14       | 13           | 12     | 11                     | 10        | 9             | 8  |  |
| SW Access |                       | R        | W            |        | RW                     |           |               |    |  |
| HW Access |                       | F        | ₹            |        | R                      |           |               |    |  |
| Name      | CNT1_STOP_SEL [15:12] |          |              |        |                        | CNT1_RELO | AD_SEL [11:8] |    |  |
| Bits      | 23                    | 22       | 21           | 20     | 19                     | 18        | 17            | 16 |  |
| SW Access |                       | No       | ne           |        | RW                     |           |               |    |  |
| HW Access |                       | No       | one          |        | R                      |           |               |    |  |
| Name      |                       | None     | [23:20]      |        |                        | CNT1_STAR | T_SEL [19:16] |    |  |
| Bits      | 31                    | 30       | 29           | 28     | 27                     | 26        | 25            | 24 |  |
| SW Access |                       |          |              | Noi    | ne                     |           |               |    |  |
| HW Access |                       |          |              | Noi    | ne                     |           |               |    |  |
| Name      |                       |          |              | None [ | 31:24]                 |           |               |    |  |

| Bits    | Name            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19 : 16 | CNT1_START_SEL  | Selects one of the 16 input triggers as a start trigger. In QUAD mode, this is the second phase (phi B). Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 15:12   | CNT1_STOP_SEL   | Selects one of the 16 input triggers as a stop trigger. In PWM, PWM_DT and PWM_PR modes, this is the kill trigger. In these modes, the kill trigger is used to either temporarily block the PWM outputs (PWM_STOP_ON_KILL is '0') or stop the functionality (PWM_STOP_ON_KILL is '1'). For the PWM and PWM_DT modes, the blocking of the output signals can be asynchronous (STOP_EDGE should be NO_EDGE_DET) in which case the blocking is as long as the trigger is '1' or synchronous (STOP_EDGE should be RISING_EDGE) in which case it extends till the next terminal count event. Default Value: 0 |
| 11 : 8  | CNT1_RELOAD_SEL | Selects one of the 16 input triggers as a reload trigger. In QUAD mode, this is the index or revolution pulse. In this mode, it will update the counter with the value in the TCPWM_CNTn_PERIOD register.  Default Value: 0                                                                                                                                                                                                                                                                                                                                                                              |
| 7:4     | CNT1_COUNT_SEL  | Selects one of the 16 input triggers as a count trigger. In QUAD mode, this is the first phase (phi A). Default setting selects input trigger 1, which is always '1'.  Default Value: 1                                                                                                                                                                                                                                                                                                                                                                                                                  |



### 15.1.22 TCPWM\_CNT1\_TR\_CTRL0 (continued)

3:0 CNT1\_CAPTURE\_SEL

Selects one of the 16 input triggers as a capture trigger. Input trigger 0 is always '0' and input trigger is always '1'. In the PWM, PWM\_DT and PWM\_PR modes this trigger is used to switch the values if the compare and period registers with their buffer counterparts.

Default Value: 0



# 15.1.23 TCPWM\_CNT1\_TR\_CTRL1

Counter trigger control register 1

Address: 0x40050164 Retention: Retained

| Bits      | 7         | 6                                | 5                         | 4    | 3                        | 2  | 1                          | 0  |  |  |
|-----------|-----------|----------------------------------|---------------------------|------|--------------------------|----|----------------------------|----|--|--|
| SW Access | R'        | W                                | RW                        |      | RW                       |    | RW                         |    |  |  |
| HW Access | F         | ₹                                | F                         | ₹    | F                        | ₹  | R                          |    |  |  |
| Name      | CNT1_STOP | P_EDGE [7:6]                     | CNT1_RELOAD_EDGE<br>[5:4] |      | CNT1_COUNT_EDGE<br>[3:2] |    | CNT1_CAPTURE_EDGE<br>[1:0] |    |  |  |
| Bits      | 15        | 14                               | 13                        | 12   | 11                       | 10 | 9                          | 8  |  |  |
| SW Access |           | None RW                          |                           |      |                          |    |                            |    |  |  |
| HW Access | Ï         | None R                           |                           |      |                          |    |                            |    |  |  |
| Name      |           | None [15:10] CNT1_START_EDGE [9: |                           |      |                          |    |                            |    |  |  |
| Bits      | 23        | 22                               | 21                        | 20   | 19                       | 18 | 17                         | 16 |  |  |
| SW Access |           |                                  |                           | No   | ne                       |    |                            |    |  |  |
| HW Access |           |                                  |                           | No   | ne                       |    |                            |    |  |  |
| Name      |           |                                  |                           | None | [23:16]                  |    |                            |    |  |  |
| Bits      | 31        | 30                               | 29                        | 28   | 27                       | 26 | 25                         | 24 |  |  |
| SW Access |           |                                  |                           | No   | ne                       |    |                            |    |  |  |
| HW Access | 1         |                                  |                           | No   | ne                       |    |                            |    |  |  |
| Name      | ii ii     |                                  |                           | None | [31:24]                  |    |                            |    |  |  |

| Bits | Name            | Description                                                                                                                                                                                                     |
|------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9:8  | CNT1_START_EDGE | A start event will start the counter; i.e. the counter will become running. Starting does NOT enable the counter. A start event will not initialize the counter whereas the reload event does. Default Value: 3 |
|      |                 | 0x0: RISING_EDGE: Rising edge. Any rising edge generates an event.                                                                                                                                              |
|      |                 | 0x1: FALLING_EDGE: Falling edge. Any falling edge generates an event.                                                                                                                                           |
|      |                 | <b>0x2: BOTH_EDGES:</b> Rising AND falling edge. Any odd amount of edges generates an event.                                                                                                                    |
|      |                 | 0x3: NO_EDGE_DET: No edge detection, use trigger as is.                                                                                                                                                         |
| 7:6  | CNT1_STOP_EDGE  | A stop event, will stop the counter; i.e. it will no longer be running. Stopping will NOT disable the counter.  Default Value: 3                                                                                |
|      |                 | 0x0: RISING_EDGE: Rising edge. Any rising edge generates an event.                                                                                                                                              |



### 15.1.23 TCPWM\_CNT1\_TR\_CTRL1 (continued)

#### 0x1: FALLING\_EDGE:

Falling edge. Any falling edge generates an event.

#### 0x2: BOTH EDGES:

Rising AND falling edge. Any odd amount of edges generates an event.

#### 0x3: NO\_EDGE\_DET:

No edge detection, use trigger as is.

#### 5:4 CNT1\_RELOAD\_EDGE

A reload event will initialize the counter. When counting up, the counter is initialized to "0". When

counting down, the counter is initialized with PERIOD.

Default Value: 3

#### 0x0: RISING\_EDGE:

Rising edge. Any rising edge generates an event.

#### 0x1: FALLING\_EDGE:

Falling edge. Any falling edge generates an event.

#### 0x2: BOTH\_EDGES:

Rising AND falling edge. Any odd amount of edges generates an event.

#### 0x3: NO\_EDGE\_DET:

No edge detection, use trigger as is.

#### 3:2 CNT1\_COUNT\_EDGE

A counter event will increase or decrease the counter by '1'.

Default Value: 3

#### 0x0: RISING\_EDGE:

Rising edge. Any rising edge generates an event.

### 0x1: FALLING\_EDGE:

Falling edge. Any falling edge generates an event.

### 0x2: BOTH\_EDGES:

Rising AND falling edge. Any odd amount of edges generates an event.

### 0x3: NO\_EDGE\_DET:

No edge detection, use trigger as is.

### 1:0 CNT1\_CAPTURE\_EDGE

A capture event will copy the counter value into the CC register.

Default Value: 3

#### 0x0: RISING\_EDGE:

Rising edge. Any rising edge generates an event.

#### 0x1: FALLING EDGE:

Falling edge. Any falling edge generates an event.

#### 0x2: BOTH\_EDGES:

Rising AND falling edge. Any odd amount of edges generates an event.

#### 0x3: NO\_EDGE\_DET:

No edge detection, use trigger as is.



# 15.1.24 TCPWM\_CNT1\_TR\_CTRL2

Counter trigger control register 2

Address: 0x40050168 Retention: Retained

| Bits      | 7    | 6       | 5  | 4                          | 3       | 2                            | 1  | 0                            |  |
|-----------|------|---------|----|----------------------------|---------|------------------------------|----|------------------------------|--|
| SW Access | None |         | R  | RW                         |         | RW                           |    | RW                           |  |
| HW Access | No   | ne      | F  | २                          | F       | २                            | F  | ₹                            |  |
| Name      | None | : [7:6] |    | CNT1_UNDERFLOW_MO DE [5:4] |         | CNT1_OVERFLOW_MOD<br>E [3:2] |    | CNT1_CC_MATCH_MOD<br>E [1:0] |  |
| Bits      | 15   | 14      | 13 | 12                         | 11      | 10                           | 9  | 8                            |  |
| SW Access |      |         |    | No                         | ne      |                              |    |                              |  |
| HW Access |      |         |    | No                         | one     |                              |    |                              |  |
| Name      |      |         |    | None                       | [15:8]  |                              |    |                              |  |
| Bits      | 23   | 22      | 21 | 20                         | 19      | 18                           | 17 | 16                           |  |
| SW Access |      |         |    | No                         | ne      |                              |    |                              |  |
| HW Access |      |         |    | No                         | one     |                              |    |                              |  |
| Name      |      |         |    | None                       | [23:16] |                              |    |                              |  |
| Bits      | 31   | 30      | 29 | 28                         | 27      | 26                           | 25 | 24                           |  |
| SW Access |      |         |    | No                         | one     |                              |    |                              |  |
| HW Access | None |         |    |                            |         |                              |    |                              |  |
| Name      |      |         |    | None                       | [31:24] |                              |    |                              |  |

| Bits | Name                    | Description                                                                                                                   |
|------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| 5:4  | CNT1_UNDERFLOW_MO<br>DE | Determines the effect of a counter underflow event (COUNTER reaches "0") on the "line_out" output signals.  Default Value: 3  |
|      |                         | <b>0x0: SET:</b> Set to '1'                                                                                                   |
|      |                         | 0x1: CLEAR:<br>Set to '0'                                                                                                     |
|      |                         | 0x2: INVERT: Invert                                                                                                           |
|      |                         | 0x3: NO_CHANGE:<br>No Change                                                                                                  |
| 3:2  | CNT1_OVERFLOW_MOD E     | Determines the effect of a counter overflow event (COUNTER reaches PERIOD) on the "line_out" output signals. Default Value: 3 |
|      |                         | 0x0: SET:<br>Set to '1'                                                                                                       |



#### TCPWM\_CNT1\_TR\_CTRL2 (continued) 15.1.24

0x1: CLEAR:

Set to '0'

0x2: INVERT:

Invert

0x3: NO\_CHANGE:

No Change

1:0 CNT1\_CC\_MATCH\_MOD

Determines the effect of a compare match event (COUNTER equals CC register) on the "line\_out" output signals. Note that INVERT is especially useful for center aligned pulse width modulation.

To generate a duty cycle of 0%, the counter CC register should be set to "0". For a 100% duty cycle, the counter CC register should be set to larger than the counter PERIOD register.

0x0: SET:

Set to '1'

0x1: CLEAR: Set to '0'

0x2: INVERT:

Invert

0x3: NO\_CHANGE:

No Change



# 15.1.25 TCPWM\_CNT1\_INTR

Interrupt request register.
Address: 0x40050170
Retention: Not Retained

| Bits      | 7           | 6                        | 5  | 4    | 3       | 2            | 1    | 0    |  |  |  |  |  |  |
|-----------|-------------|--------------------------|----|------|---------|--------------|------|------|--|--|--|--|--|--|
| SW Access |             |                          | No | one  |         |              | RW1C | RW1C |  |  |  |  |  |  |
| HW Access |             |                          | No | one  |         |              | RW1S | RW1S |  |  |  |  |  |  |
| Name      |             | None [7:2] CNT1_<br>MATO |    |      |         |              |      |      |  |  |  |  |  |  |
| Bits      | 15          | 14                       | 13 | 12   | 11      | 10           | 9    | 8    |  |  |  |  |  |  |
| SW Access | None        |                          |    |      |         |              |      |      |  |  |  |  |  |  |
| HW Access | None        |                          |    |      |         |              |      |      |  |  |  |  |  |  |
| Name      | None [15:8] |                          |    |      |         |              |      |      |  |  |  |  |  |  |
| Bits      | 23          | 22                       | 21 | 20   | 19      | 18           | 17   | 16   |  |  |  |  |  |  |
| SW Access |             |                          |    | No   | ne      |              | ·    |      |  |  |  |  |  |  |
| HW Access |             |                          |    | No   | one     |              |      |      |  |  |  |  |  |  |
| Name      |             |                          |    | None | [23:16] |              |      |      |  |  |  |  |  |  |
| Bits      | 31          | 30                       | 29 | 28   | 27      | 26           | 25   | 24   |  |  |  |  |  |  |
| SW Access |             |                          |    | No   | one     |              |      |      |  |  |  |  |  |  |
| HW Access |             |                          |    | No   | one     |              |      |      |  |  |  |  |  |  |
| Name      |             |                          |    | None | [31:24] | None [31:24] |      |      |  |  |  |  |  |  |

| Bits | Name          | Description                                                                                                          |
|------|---------------|----------------------------------------------------------------------------------------------------------------------|
| 1    | CNT1_CC_MATCH | Counter matches CC register event. Set to '1', when event is detected. Write with '1' to clear bit. Default Value: 0 |
| 0    | CNT1_TC       | Terminal count event. Set to '1', when event is detected. Write with '1' to clear bit. Default Value: 0              |



# 15.1.26 TCPWM\_CNT1\_INTR\_SET

Interrupt set request register.

Address: 0x40050174
Retention: Not Retained

| Bits      | 7  | 6                                 | 5  | 4    | 3       | 2  | 1  | 0  |  |  |  |  |
|-----------|----|-----------------------------------|----|------|---------|----|----|----|--|--|--|--|
| SW Access |    | None                              |    |      |         |    |    |    |  |  |  |  |
| HW Access |    |                                   | No | ne   |         |    | А  | А  |  |  |  |  |
| Name      |    | None [7:2] CNT1_CC_ MATCH CNT1_TC |    |      |         |    |    |    |  |  |  |  |
| Bits      | 15 | 14                                | 13 | 12   | 11      | 10 | 9  | 8  |  |  |  |  |
| SW Access |    | None                              |    |      |         |    |    |    |  |  |  |  |
| HW Access |    | None                              |    |      |         |    |    |    |  |  |  |  |
| Name      |    |                                   |    | None | [15:8]  |    |    |    |  |  |  |  |
| Bits      | 23 | 22                                | 21 | 20   | 19      | 18 | 17 | 16 |  |  |  |  |
| SW Access |    |                                   |    | No   | ne      |    |    |    |  |  |  |  |
| HW Access |    |                                   |    | No   | ne      |    |    |    |  |  |  |  |
| Name      |    |                                   |    | None | [23:16] |    |    |    |  |  |  |  |
| Bits      | 31 | 30                                | 29 | 28   | 27      | 26 | 25 | 24 |  |  |  |  |
| SW Access |    |                                   |    | No   | ne      |    |    |    |  |  |  |  |
| HW Access |    | None                              |    |      |         |    |    |    |  |  |  |  |
| Name      |    |                                   |    | None | [31:24] |    |    |    |  |  |  |  |

| Bits | Name          | Description                                                                              |
|------|---------------|------------------------------------------------------------------------------------------|
| 1    | CNT1_CC_MATCH | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0  |
| 0    | CNT1_TC       | Write with '1' to set corresponding bit in interrupt request register.  Default Value: 0 |



# 15.1.27 TCPWM\_CNT1\_INTR\_MASK

Interrupt mask register.
Address: 0x40050178
Retention: Retained

| Bits      | 7  | 6          | 5  | 4    | 3       | 2  | 1  | 0  |  |  |  |
|-----------|----|------------|----|------|---------|----|----|----|--|--|--|
| SW Access |    |            | No | ne   |         |    | RW | RW |  |  |  |
| HW Access |    |            | No | ne   |         |    | R  | R  |  |  |  |
| Name      |    | None [7:2] |    |      |         |    |    |    |  |  |  |
| Bits      | 15 | 14         | 13 | 12   | 11      | 10 | 9  | 8  |  |  |  |
| SW Access |    |            |    | No   | ne      |    |    |    |  |  |  |
| HW Access |    | None       |    |      |         |    |    |    |  |  |  |
| Name      |    |            |    | None | [15:8]  |    |    |    |  |  |  |
| Bits      | 23 | 22         | 21 | 20   | 19      | 18 | 17 | 16 |  |  |  |
| SW Access |    |            |    | No   | ne      |    | '  |    |  |  |  |
| HW Access |    |            |    | No   | one     |    |    |    |  |  |  |
| Name      |    |            |    | None | [23:16] |    |    |    |  |  |  |
| Bits      | 31 | 30         | 29 | 28   | 27      | 26 | 25 | 24 |  |  |  |
| SW Access |    |            |    | No   | ne      |    |    |    |  |  |  |
| HW Access |    | None       |    |      |         |    |    |    |  |  |  |
| Name      |    |            |    | None | [31:24] |    |    |    |  |  |  |

| Bits | Name          | Description                                                                     |
|------|---------------|---------------------------------------------------------------------------------|
| 1    | CNT1_CC_MATCH | Mask bit for corresponding bit in interrupt request register. Default Value: 0  |
| 0    | CNT1_TC       | Mask bit for corresponding bit in interrupt request register.  Default Value: 0 |



# 15.1.28 TCPWM\_CNT1\_INTR\_MASKED

Interrupt masked request register

Address: 0x4005017C Retention: Retained

| Bits      | 7  | 6                                 | 5  | 4    | 3       | 2  | 1  | 0  |  |  |  |  |
|-----------|----|-----------------------------------|----|------|---------|----|----|----|--|--|--|--|
| SW Access |    |                                   | No | ne   |         |    | R  | R  |  |  |  |  |
| HW Access |    |                                   | No | ne   |         |    | W  | W  |  |  |  |  |
| Name      |    | None [7:2] CNT1_CC_ MATCH CNT1_TC |    |      |         |    |    |    |  |  |  |  |
| Bits      | 15 | 15 14 13 12 11 10 9 8             |    |      |         |    |    |    |  |  |  |  |
| SW Access |    | None                              |    |      |         |    |    |    |  |  |  |  |
| HW Access |    | None                              |    |      |         |    |    |    |  |  |  |  |
| Name      |    | None [15:8]                       |    |      |         |    |    |    |  |  |  |  |
| Bits      | 23 | 22                                | 21 | 20   | 19      | 18 | 17 | 16 |  |  |  |  |
| SW Access |    |                                   |    | No   | ne      |    |    |    |  |  |  |  |
| HW Access |    |                                   |    | No   | one     |    |    |    |  |  |  |  |
| Name      |    |                                   |    | None | [23:16] |    |    |    |  |  |  |  |
| Bits      | 31 | 30                                | 29 | 28   | 27      | 26 | 25 | 24 |  |  |  |  |
| SW Access |    |                                   |    | No   | one     |    |    |    |  |  |  |  |
| HW Access |    | None                              |    |      |         |    |    |    |  |  |  |  |
| Name      |    |                                   |    | None | [31:24] |    |    |    |  |  |  |  |

| Bits | Name          | Description                                                           |
|------|---------------|-----------------------------------------------------------------------|
| 1    | CNT1_CC_MATCH | Logical and of corresponding request and mask bits. Default Value: 0  |
| 0    | CNT1_TC       | Logical and of corresponding request and mask bits.  Default Value: 0 |



### 15.1.29 TCPWM\_CNT2\_CTRL

Counter control register Address: 0x40050180 Retention: Retained

| Bits      | 7          | 6       | 5                                | 4        | 3                             | 2                          | 1                               | 0                           |  |  |  |
|-----------|------------|---------|----------------------------------|----------|-------------------------------|----------------------------|---------------------------------|-----------------------------|--|--|--|
| SW Access |            | No      | one                              |          | RW                            | RW                         | RW                              | RW                          |  |  |  |
| HW Access |            | No      | one                              |          | R                             | R                          | R                               | R                           |  |  |  |
| Name      | None [7:4] |         |                                  |          | CNT2_PW<br>M_STOP_O<br>N_KILL | CNT2_PW<br>M_SYNC_K<br>ILL | CNT2_AUT<br>O_RELOAD<br>_PERIOD | CNT2_AUT<br>O_RELOAD<br>_CC |  |  |  |
| Bits      | 15         | 14      | 13                               | 12       | 11                            | 10                         | 9                               | 8                           |  |  |  |
| SW Access |            | RW      |                                  |          |                               |                            |                                 |                             |  |  |  |
| HW Access |            | R       |                                  |          |                               |                            |                                 |                             |  |  |  |
| Name      |            |         |                                  | CNT2_GEN | IERIC [15:8]                  |                            |                                 |                             |  |  |  |
| Bits      | 23         | 22      | 21                               | 20       | 19                            | 18                         | 17                              | 16                          |  |  |  |
| SW Access | No         | ne      | RW                               |          | None                          | RW                         | RW                              |                             |  |  |  |
| HW Access | No         | ne      | R                                |          | None                          | R                          | F                               | 3                           |  |  |  |
| Name      | None       | [23:22] | CNT2_QUADRATURE_M<br>ODE [21:20] |          | None                          | CNT2_ONE<br>_SHOT          | CNT2_UP_D<br>[17                | OWN_MODE<br>:16]            |  |  |  |
| Bits      | 31         | 30      | 29                               | 28       | 27                            | 26                         | 25                              | 24                          |  |  |  |
| SW Access |            |         | None                             |          |                               |                            | RW                              |                             |  |  |  |
| HW Access |            |         | None                             |          |                               |                            | R                               |                             |  |  |  |
| Name      |            |         | None [31:27]                     |          |                               | CN                         | T2_MODE [26:                    | 24]                         |  |  |  |

Bits Name Description

26 : 24 CNT2\_MODE Counter mode.
Default Value: 0

0x0: TIMER: Timer mode 0x2: CAPTURE:

Capture mode

0x3: QUAD:

Quadrature encoding mode

0x4: PWM:

Pulse width modulation (PWM) mode

0x5: PWM\_DT:

PWM with deadtime insertion mode

0x6: PWM\_PR:

Pseudo random pulse width modulation



### 15.1.29 TCPWM\_CNT2\_CTRL (continued)

21:20 CNT2\_QUADRATURE\_M ODE In QUAD mode selects quadrature encoding mode (X1/X2/X4).

In PWM, PWM\_DT and PWM\_PR modes, these two bits can be used to invert "dt\_line\_out" and

"dt\_line\_compl\_out". Inversion is the last step in generation of "dt\_line\_out" and

"dt\_line\_compl\_out"; i.e. a disabled output line "dt\_line\_out" has the value

QUADRATURE\_MODE[0] and a disabled output line "dt\_line\_compl\_out" has the value

QUADRATURE\_MODE[1].

Default Value: 0

0x0: X1:

X1 encoding (QUAD mode)

0x1: X2:

X2 encoding (QUAD mode)

0x1: INV\_OUT:

When bit 0 is '1', QUADRATURE\_MODE[0] inverts "dt\_line\_out" (PWM/PWM\_DT modes)

0x2: X4

X4 encoding (QUAD mode)

0x2: INV\_COMPL\_OUT:

When bit 1 is '1', QUADRATURE\_MODE[1] inverts "dt\_line\_compl\_out" (PWM/PWM\_DT

modes)

18 CNT2\_ONE\_SHOT

When '0', counter runs continuous. When '1', counter is turned off by hardware when a terminal

count event is generated.

Default Value: 0

17:16 CNT2\_UP\_DOWN\_MODE

Determines counter direction.

Default Value: 0

### 0x0: COUNT\_UP:

Count up (to PERIOD). An overflow event is generated when the counter reaches PERIOD. A terminal count event is generated when the counter reaches PERIOD.

#### 0x1: COUNT DOWN:

Count down (to "0"). An underflow event is generated when the counter reaches "0". A terminal count event is generated when the counter reaches "0".

#### 0x2: COUNT\_UPDN1:

Count up (to PERIOD), then count down (to "0"). An overflow event is generated when the counter reaches PERIOD. An underflow event is generated when the counter reaches "0". A terminal count event is generated when the counter reaches "0".

#### 0x3: COUNT\_UPDN2:

Count up (to PERIOD), then count down (to "0"). An overflow event is generated when the counter reaches PERIOD. An underflow event is generated when the counter reaches "0". A terminal count event is generated when the counter reaches "0" AND when the counter reaches PERIOD (this counter direction can be used for PWM functionality with asymmetrical updates).

15:8 CNT2\_GENERIC

Generic 8-bit control field. In PWM\_DT mode, this field is used to determine the dead time: amount of dead time cycles in the counter clock domain. In all other modes, the lower 3 bits of this field determine pre-scaling of the selected counter clock.

Default Value: 0

0x0: DIVBY1:

Divide by 1 (other-than-PWM\_DT mode)

0x1: DIVBY2:

Divide by 2 (other-than-PWM\_DT mode)

0x2: DIVBY4:

Divide by 4 (other-than-PWM\_DT mode)



#### 15.1.29 TCPWM\_CNT2\_CTRL (continued)

0x3: DIVBY8:

Divide by 8 (other-than-PWM\_DT mode)

0x4: DIVBY16:

Divide by 16 (other-than-PWM\_DT mode)

0x5: DIVBY32:

Divide by 32 (other-than-PWM\_DT mode)

0x6: DIVBY64:

Divide by 64 (other-than-PWM\_DT mode)

0x7: DIVBY128:

Divide by 128 (other-than-PWM\_DT mode)

3 CNT2\_PWM\_STOP\_ON\_

**KILL** 

When '1', the kill/stop event stops the counter. This field has a function in PWM, PWM\_DT and PWM\_PR modes only.

Default Value: 0

2 CNT2\_PWM\_SYNC\_KILL When '1', the kill event disables the "dt\_line\_out" and "dt\_line\_compl\_out" signals till the next terminal count event (synchronous kill). When '0' the kill event only disables the "dt\_line\_out" and "dt\_line\_compl\_out" signals when present (asynchronous kill). In asynchronous kill mode, STOP\_EDGE should be NO\_EDGE\_DET. In aynchronous kill mode, STOP\_EDGE should be

RISING\_EDGE. This field has a function in PWM and PWM\_DT modes only.

Default Value: 0

CNT2\_AUTO\_RELOAD\_P

**ERIOD** 

When '1', the hardware automatically updates the PERIOD register during a terminal count with an active switch event.

Default Value: 0

CNT2\_AUTO\_RELOAD\_C When '1', the hardware automatically updates the CC register during a terminal count with an active switch event.



# 15.1.30 TCPWM\_CNT2\_STATUS

Counter status register Address: 0x40050184 Retention: Not Retained

| Bits      | 7                | 6                   | 5  | 4          | 3       | 2  | 1  | 0             |  |  |  |
|-----------|------------------|---------------------|----|------------|---------|----|----|---------------|--|--|--|
| SW Access |                  |                     |    | None       |         |    |    | R             |  |  |  |
| HW Access |                  |                     |    | None       |         |    |    | RW            |  |  |  |
| Name      |                  |                     |    | None [7:1] |         |    |    | CNT2_DO<br>WN |  |  |  |
| Bits      | 15               | 14                  | 13 | 12         | 11      | 10 | 9  | 8             |  |  |  |
| SW Access |                  | R                   |    |            |         |    |    |               |  |  |  |
| HW Access |                  | RW                  |    |            |         |    |    |               |  |  |  |
| Name      |                  | CNT2_GENERIC [15:8] |    |            |         |    |    |               |  |  |  |
| Bits      | 23               | 22                  | 21 | 20         | 19      | 18 | 17 | 16            |  |  |  |
| SW Access |                  |                     |    | No         | ne      |    |    |               |  |  |  |
| HW Access |                  |                     |    | No         | ne      |    |    |               |  |  |  |
| Name      |                  |                     |    | None       | [23:16] |    |    |               |  |  |  |
| Bits      | 31               | 30                  | 29 | 28         | 27      | 26 | 25 | 24            |  |  |  |
| SW Access | R                |                     |    |            | None    |    |    |               |  |  |  |
| HW Access | RW               |                     |    |            | None    |    |    |               |  |  |  |
| Name      | CNT2_RUN<br>NING |                     |    |            |         |    |    |               |  |  |  |

| Bits   | Name         | Description                                                                                                                                                                                                                                              |
|--------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31     | CNT2_RUNNING | When '0', the counter is NOT running. When '1', the counter is running. Default Value: 0                                                                                                                                                                 |
| 15 : 8 | CNT2_GENERIC | Generic 8-bit counter field. In PWM_DT mode, this counter is used for dead time insertion. In all other modes, this counter is used for pre-scaling the selected counter clock. PWM_DT mode can NOT use prescaled clock functionality.  Default Value: 0 |
| 0      | CNT2_DOWN    | When '0', counter is counting up. When '1', counter is counting down. In QUAD mode, this field indicates the direction of the latest counter change: '0' when last incremented and '1' when last decremented.  Default Value: 0                          |



# 15.1.31 TCPWM\_CNT2\_COUNTER

Counter count register Address: 0x40050188 Retention: Retained

| Bits      | 7  | 6                  | 5  | 4        | 3           | 2  | 1  | 0  |  |  |
|-----------|----|--------------------|----|----------|-------------|----|----|----|--|--|
| SW Access |    | RW                 |    |          |             |    |    |    |  |  |
| HW Access |    |                    |    | R'       | W           |    |    |    |  |  |
| Name      |    | CNT2_COUNTER [7:0] |    |          |             |    |    |    |  |  |
| Bits      | 15 | 14                 | 13 | 12       | 11          | 10 | 9  | 8  |  |  |
| SW Access |    | RW                 |    |          |             |    |    |    |  |  |
| HW Access |    | RW                 |    |          |             |    |    |    |  |  |
| Name      |    |                    |    | CNT2_COU | NTER [15:8] |    |    |    |  |  |
| Bits      | 23 | 22                 | 21 | 20       | 19          | 18 | 17 | 16 |  |  |
| SW Access |    |                    |    | No       | ne          |    |    |    |  |  |
| HW Access |    |                    |    | No       | ne          |    |    |    |  |  |
| Name      |    |                    |    | None [   | 23:16]      |    |    |    |  |  |
| Bits      | 31 | 30                 | 29 | 28       | 27          | 26 | 25 | 24 |  |  |
| SW Access |    |                    |    | No       | ne          |    |    |    |  |  |
| HW Access |    |                    |    | No       | ne          |    |    |    |  |  |
| Name      |    | None [31:24]       |    |          |             |    |    |    |  |  |

| Bits   | Name         | Description                                                                                                  |
|--------|--------------|--------------------------------------------------------------------------------------------------------------|
| 15 : 0 | CNT2_COUNTER | 16-bit counter value. It is advised to not write to this field when the counter is running. Default Value: 0 |



# 15.1.32 TCPWM\_CNT2\_CC

Counter compare/capture register

Address: 0x4005018C Retention: Retained

| Bits      | 7             | 6  | 5  | 4      | 3        | 2  | 1  | 0  |  |
|-----------|---------------|----|----|--------|----------|----|----|----|--|
| SW Access | RW            |    |    |        |          |    |    |    |  |
| HW Access | RW            |    |    |        |          |    |    |    |  |
| Name      | CNT2_CC [7:0] |    |    |        |          |    |    |    |  |
| Bits      | 15            | 14 | 13 | 12     | 11       | 10 | 9  | 8  |  |
| SW Access | RW            |    |    |        |          |    |    |    |  |
| HW Access | RW            |    |    |        |          |    |    |    |  |
| Name      |               |    |    | CNT2_C | C [15:8] |    |    |    |  |
| Bits      | 23            | 22 | 21 | 20     | 19       | 18 | 17 | 16 |  |
| SW Access |               |    |    | No     | ne       |    |    |    |  |
| HW Access |               |    |    | No     | ne       |    |    |    |  |
| Name      |               |    |    | None [ | 23:16]   |    |    |    |  |
| Bits      | 31            | 30 | 29 | 28     | 27       | 26 | 25 | 24 |  |
| SW Access |               |    |    | No     | ne       |    |    |    |  |
| HW Access |               |    |    | No     | ne       |    |    |    |  |
| Name      | None [31:24]  |    |    |        |          |    |    |    |  |

| Bits | Name | Description |
|------|------|-------------|
|------|------|-------------|

15:0 CNT2\_CC In CAPTURE mode, captures the counter value. In other modes, compared to counter value.



# 15.1.33 TCPWM\_CNT2\_CC\_BUFF

Counter buffered compare/capture register

Address: 0x40050190 Retention: Retained

| Bits      | 7  | 6             | 5  | 4      | 3        | 2  | 1  | 0  |  |  |
|-----------|----|---------------|----|--------|----------|----|----|----|--|--|
| SW Access |    | RW            |    |        |          |    |    |    |  |  |
| HW Access |    | RW            |    |        |          |    |    |    |  |  |
| Name      |    | CNT2_CC [7:0] |    |        |          |    |    |    |  |  |
| Bits      | 15 | 14            | 13 | 12     | 11       | 10 | 9  | 8  |  |  |
| SW Access | RW |               |    |        |          |    |    |    |  |  |
| HW Access | RW |               |    |        |          |    |    |    |  |  |
| Name      |    |               |    | CNT2_C | C [15:8] |    |    |    |  |  |
| Bits      | 23 | 22            | 21 | 20     | 19       | 18 | 17 | 16 |  |  |
| SW Access |    |               |    | No     | ne       |    |    |    |  |  |
| HW Access |    |               |    | No     | ne       |    |    |    |  |  |
| Name      |    |               |    | None [ | 23:16]   |    |    |    |  |  |
| Bits      | 31 | 30            | 29 | 28     | 27       | 26 | 25 | 24 |  |  |
| SW Access |    |               |    | No     | ne       |    |    |    |  |  |
| HW Access |    |               |    | No     | ne       |    |    |    |  |  |
| Name      |    | None [31:24]  |    |        |          |    |    |    |  |  |

Bits Name Description

15:0 CNT2\_CC Additional buffer for counter CC register.



# 15.1.34 TCPWM\_CNT2\_PERIOD

Counter period register Address: 0x40050194 Retention: Retained

| Bits      | 7            | 6                  | 5  | 4      | 3      | 2  | 1  | 0  |  |  |
|-----------|--------------|--------------------|----|--------|--------|----|----|----|--|--|
| SW Access |              | RW                 |    |        |        |    |    |    |  |  |
| HW Access |              | RW                 |    |        |        |    |    |    |  |  |
| Name      |              | CNT2_PERIOD [7:0]  |    |        |        |    |    |    |  |  |
| Bits      | 15           | 14                 | 13 | 12     | 11     | 10 | 9  | 8  |  |  |
| SW Access |              | RW                 |    |        |        |    |    |    |  |  |
| HW Access | RW           |                    |    |        |        |    |    |    |  |  |
| Name      |              | CNT2_PERIOD [15:8] |    |        |        |    |    |    |  |  |
| Bits      | 23           | 22                 | 21 | 20     | 19     | 18 | 17 | 16 |  |  |
| SW Access |              |                    |    | No     | ne     |    |    |    |  |  |
| HW Access |              |                    |    | No     | ne     |    |    |    |  |  |
| Name      |              |                    |    | None [ | 23:16] |    |    |    |  |  |
| Bits      | 31           | 30                 | 29 | 28     | 27     | 26 | 25 | 24 |  |  |
| SW Access |              |                    |    | No     | ne     |    |    |    |  |  |
| HW Access |              |                    |    | No     | ne     |    |    |    |  |  |
| Name      | None [31:24] |                    |    |        |        |    |    |    |  |  |

Bits Name Description

15:0 CNT2\_PERIOD Period value: upper value of the counter. When the counter should count for n cycles, this field

should be set to n-1.



# 15.1.35 TCPWM\_CNT2\_PERIOD\_BUFF

Counter buffered period register

Address: 0x40050198 Retention: Retained

| Bits      | 7                  | 6                 | 5  | 4    | 3       | 2  | 1  | 0  |  |  |
|-----------|--------------------|-------------------|----|------|---------|----|----|----|--|--|
| SW Access |                    | RW                |    |      |         |    |    |    |  |  |
| HW Access |                    | RW                |    |      |         |    |    |    |  |  |
| Name      |                    | CNT2_PERIOD [7:0] |    |      |         |    |    |    |  |  |
| Bits      | 15                 | 14                | 13 | 12   | 11      | 10 | 9  | 8  |  |  |
| SW Access | RW                 |                   |    |      |         |    |    |    |  |  |
| HW Access | RW                 |                   |    |      |         |    |    |    |  |  |
| Name      | CNT2_PERIOD [15:8] |                   |    |      |         |    |    |    |  |  |
| Bits      | 23                 | 22                | 21 | 20   | 19      | 18 | 17 | 16 |  |  |
| SW Access |                    |                   |    | No   | ne      |    |    |    |  |  |
| HW Access |                    |                   |    | No   | one     |    |    |    |  |  |
| Name      |                    |                   |    | None | [23:16] |    |    |    |  |  |
| Bits      | 31                 | 30                | 29 | 28   | 27      | 26 | 25 | 24 |  |  |
| SW Access |                    |                   |    | No   | one     |    |    |    |  |  |
| HW Access |                    |                   |    | No   | one     |    |    |    |  |  |
| Name      |                    |                   |    | None | [31:24] |    |    |    |  |  |

Bits Name Description

15:0 CNT2\_PERIOD Additional buffer for counter PERIOD register.



# 15.1.36 TCPWM\_CNT2\_TR\_CTRL0

Counter trigger control register 0

Address: 0x400501a0 Retention: Retained

| Bits      | 7                     | 6        | 5            | 4      | 3                      | 2         | 1             | 0  |  |
|-----------|-----------------------|----------|--------------|--------|------------------------|-----------|---------------|----|--|
| SW Access |                       | R        | W            |        | RW                     |           |               |    |  |
| HW Access |                       | F        | ₹            |        | R                      |           |               |    |  |
| Name      |                       | CNT2_COU | NT_SEL [7:4] |        | CNT2_CAPTURE_SEL [3:0] |           |               |    |  |
| Bits      | 15                    | 14       | 13           | 12     | 11                     | 10        | 9             | 8  |  |
| SW Access |                       | R        | W            |        | RW                     |           |               |    |  |
| HW Access |                       | F        | ₹            |        | R                      |           |               |    |  |
| Name      | CNT2_STOP_SEL [15:12] |          |              |        |                        | CNT2_RELO | AD_SEL [11:8] |    |  |
| Bits      | 23                    | 22       | 21           | 20     | 19                     | 18        | 17            | 16 |  |
| SW Access |                       | No       | one          |        | RW                     |           |               |    |  |
| HW Access |                       | No       | one          |        | R                      |           |               |    |  |
| Name      |                       | None     | [23:20]      |        |                        | CNT2_STAR | Γ_SEL [19:16] |    |  |
| Bits      | 31                    | 30       | 29           | 28     | 27                     | 26        | 25            | 24 |  |
| SW Access |                       |          |              | No     | ne                     |           |               |    |  |
| HW Access |                       |          |              | No     | ne                     |           |               |    |  |
| Name      |                       |          |              | None [ | [31:24]                |           |               |    |  |

| Bits    | Name            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19 : 16 | CNT2_START_SEL  | Selects one of the 16 input triggers as a start trigger. In QUAD mode, this is the second phase (phi B). Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 15:12   | CNT2_STOP_SEL   | Selects one of the 16 input triggers as a stop trigger. In PWM, PWM_DT and PWM_PR modes, this is the kill trigger. In these modes, the kill trigger is used to either temporarily block the PWM outputs (PWM_STOP_ON_KILL is '0') or stop the functionality (PWM_STOP_ON_KILL is '1'). For the PWM and PWM_DT modes, the blocking of the output signals can be asynchronous (STOP_EDGE should be NO_EDGE_DET) in which case the blocking is as long as the trigger is '1' or synchronous (STOP_EDGE should be RISING_EDGE) in which case it extends till the next terminal count event. Default Value: 0 |
| 11 : 8  | CNT2_RELOAD_SEL | Selects one of the 16 input triggers as a reload trigger. In QUAD mode, this is the index or revolution pulse. In this mode, it will update the counter with the value in the TCPWM_CNTn_PERIOD register.  Default Value: 0                                                                                                                                                                                                                                                                                                                                                                              |
| 7:4     | CNT2_COUNT_SEL  | Selects one of the 16 input triggers as a count trigger. In QUAD mode, this is the first phase (phi A). Default setting selects input trigger 1, which is always '1'.  Default Value: 1                                                                                                                                                                                                                                                                                                                                                                                                                  |



### 15.1.36 TCPWM\_CNT2\_TR\_CTRL0 (continued)

3:0 CNT2\_CAPTURE\_SEL

Selects one of the 16 input triggers as a capture trigger. Input trigger 0 is always '0' and input trigger is always '1'. In the PWM, PWM\_DT and PWM\_PR modes this trigger is used to switch the values if the compare and period registers with their buffer counterparts.

Default Value: 0



# 15.1.37 TCPWM\_CNT2\_TR\_CTRL1

Counter trigger control register 1

Address: 0x400501a4
Retention: Retained

| Bits      | 7         | 6                                 | 5                         | 4    | 3                        | 2  | 1                          | 0  |  |  |
|-----------|-----------|-----------------------------------|---------------------------|------|--------------------------|----|----------------------------|----|--|--|
| SW Access | R         | W                                 | R                         | RW   |                          | RW |                            | W  |  |  |
| HW Access | F         | ₹                                 | R                         |      | 1                        | ₹  | F                          | ₹  |  |  |
| Name      | CNT2_STOF | P_EDGE [7:6]                      | CNT2_RELOAD_EDGE<br>[5:4] |      | CNT2_COUNT_EDGE<br>[3:2] |    | CNT2_CAPTURE_EDGE<br>[1:0] |    |  |  |
| Bits      | 15        | 14                                | 13                        | 12   | 11                       | 10 | 9                          | 8  |  |  |
| SW Access |           | None RW                           |                           |      |                          |    |                            |    |  |  |
| HW Access |           | None R                            |                           |      |                          |    |                            |    |  |  |
| Name      |           | None [15:10] CNT2_START_EDGE [9:8 |                           |      |                          |    |                            |    |  |  |
| Bits      | 23        | 22                                | 21                        | 20   | 19                       | 18 | 17                         | 16 |  |  |
| SW Access |           |                                   |                           | No   | one                      |    |                            |    |  |  |
| HW Access |           |                                   |                           | No   | one                      |    |                            |    |  |  |
| Name      |           |                                   |                           | None | [23:16]                  |    |                            |    |  |  |
| Bits      | 31        | 30                                | 29                        | 28   | 27                       | 26 | 25                         | 24 |  |  |
| SW Access |           |                                   |                           | No   | one                      |    |                            |    |  |  |
| HW Access |           |                                   |                           | No   | one                      |    |                            |    |  |  |
| Name      |           |                                   |                           | None | [31:24]                  |    |                            |    |  |  |

| Bits | Name            | Description                                                                                                                                                                                                     |
|------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9:8  | CNT2_START_EDGE | A start event will start the counter; i.e. the counter will become running. Starting does NOT enable the counter. A start event will not initialize the counter whereas the reload event does. Default Value: 3 |
|      |                 | <b>0x0: RISING_EDGE:</b> Rising edge. Any rising edge generates an event.                                                                                                                                       |
|      |                 | 0x1: FALLING_EDGE: Falling edge. Any falling edge generates an event.                                                                                                                                           |
|      |                 | <b>0x2: BOTH_EDGES:</b> Rising AND falling edge. Any odd amount of edges generates an event.                                                                                                                    |
|      |                 | 0x3: NO_EDGE_DET: No edge detection, use trigger as is.                                                                                                                                                         |
| 7:6  | CNT2_STOP_EDGE  | A stop event, will stop the counter; i.e. it will no longer be running. Stopping will NOT disable the counter.  Default Value: 3                                                                                |
|      |                 | 0x0: RISING_EDGE: Rising edge. Any rising edge generates an event.                                                                                                                                              |



### 15.1.37 TCPWM\_CNT2\_TR\_CTRL1 (continued)

#### 0x1: FALLING\_EDGE:

Falling edge. Any falling edge generates an event.

#### 0x2: BOTH EDGES:

Rising AND falling edge. Any odd amount of edges generates an event.

#### 0x3: NO\_EDGE\_DET:

No edge detection, use trigger as is.

#### 5:4 CNT2\_RELOAD\_EDGE

A reload event will initialize the counter. When counting up, the counter is initialized to "0". When

counting down, the counter is initialized with PERIOD.

Default Value: 3

#### 0x0: RISING\_EDGE:

Rising edge. Any rising edge generates an event.

#### 0x1: FALLING\_EDGE:

Falling edge. Any falling edge generates an event.

#### 0x2: BOTH\_EDGES:

Rising AND falling edge. Any odd amount of edges generates an event.

#### 0x3: NO\_EDGE\_DET:

No edge detection, use trigger as is.

#### 3:2 CNT2\_COUNT\_EDGE

A counter event will increase or decrease the counter by '1'.

Default Value: 3

#### 0x0: RISING\_EDGE:

Rising edge. Any rising edge generates an event.

#### 0x1: FALLING\_EDGE:

Falling edge. Any falling edge generates an event.

### 0x2: BOTH\_EDGES:

Rising AND falling edge. Any odd amount of edges generates an event.

### 0x3: NO\_EDGE\_DET:

No edge detection, use trigger as is.

### 1:0 CNT2\_CAPTURE\_EDGE

A capture event will copy the counter value into the CC register.

Default Value: 3

#### 0x0: RISING\_EDGE:

Rising edge. Any rising edge generates an event.

#### 0x1: FALLING EDGE:

Falling edge. Any falling edge generates an event.

#### 0x2: BOTH\_EDGES:

Rising AND falling edge. Any odd amount of edges generates an event.

#### 0x3: NO\_EDGE\_DET:

No edge detection, use trigger as is.



# 15.1.38 TCPWM\_CNT2\_TR\_CTRL2

Counter trigger control register 2

Address: 0x400501a8 Retention: Retained

| Bits      | 7    | 7 6 5 4 3 2 1 0 |                            |    |                              |    |                              | 0  |
|-----------|------|-----------------|----------------------------|----|------------------------------|----|------------------------------|----|
| SW Access | No   | ne              | RW                         |    | RW                           |    | RW                           |    |
| HW Access | No   | ne              | R                          |    | R                            |    | R                            |    |
| Name      | None | e [7:6]         | CNT2_UNDERFLOW_MO DE [5:4] |    | CNT2_OVERFLOW_MOD<br>E [3:2] |    | CNT2_CC_MATCH_MOD<br>E [1:0] |    |
| Bits      | 15   | 14              | 13                         | 12 | 11                           | 10 | 9                            | 8  |
| SW Access |      | None            |                            |    |                              |    |                              |    |
| HW Access |      | None            |                            |    |                              |    |                              |    |
| Name      |      | None [15:8]     |                            |    |                              |    |                              |    |
| Bits      | 23   | 22              | 21                         | 20 | 19                           | 18 | 17                           | 16 |
| SW Access |      | None            |                            |    |                              |    |                              |    |
| HW Access |      | None            |                            |    |                              |    |                              |    |
| Name      |      | None [23:16]    |                            |    |                              |    |                              |    |
| Bits      | 31   | 30              | 29                         | 28 | 27                           | 26 | 25                           | 24 |
| SW Access |      | None            |                            |    |                              |    |                              | 1  |
| HW Access | None |                 |                            |    |                              |    |                              |    |
| Name      |      | None [31:24]    |                            |    |                              |    |                              |    |

| Bits | Name                    | Description                                                                                                                   |
|------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| 5:4  | CNT2_UNDERFLOW_MO<br>DE | Determines the effect of a counter underflow event (COUNTER reaches "0") on the "line_out" output signals.  Default Value: 3  |
|      |                         | <b>0x0: SET:</b> Set to '1'                                                                                                   |
|      |                         | 0x1: CLEAR:<br>Set to '0'                                                                                                     |
|      |                         | 0x2: INVERT: Invert                                                                                                           |
|      |                         | 0x3: NO_CHANGE:<br>No Change                                                                                                  |
| 3:2  | CNT2_OVERFLOW_MOD<br>E  | Determines the effect of a counter overflow event (COUNTER reaches PERIOD) on the "line_out" output signals. Default Value: 3 |
|      |                         | <b>0x0: SET:</b> Set to '1'                                                                                                   |



### 15.1.38 TCPWM\_CNT2\_TR\_CTRL2 (continued)

0x1: CLEAR:

Set to '0'

0x2: INVERT:

Invert

0x3: NO\_CHANGE:

No Change

1:0 CNT2\_CC\_MATCH\_MOD

Ε

Determines the effect of a compare match event (COUNTER equals CC register) on the "line\_out" output signals. Note that INVERT is especially useful for center aligned pulse width modulation.

To generate a duty cycle of 0%, the counter CC register should be set to "0". For a 100% duty cycle, the counter CC register should be set to larger than the counter PERIOD register.

Delault value.

**0x0: SET:** Set to '1'

0x1: CLEAR:

Set to '0'

0x2: INVERT:

Invert

0x3: NO\_CHANGE:

No Change



# 15.1.39 TCPWM\_CNT2\_INTR

Interrupt request register.
Address: 0x400501b0
Retention: Not Retained

| Bits      | 7                               | 6  | 5  | 4   | 3  | 2  | 1       | 0    |
|-----------|---------------------------------|----|----|-----|----|----|---------|------|
| SW Access | None RW1C RW1C                  |    |    |     |    |    |         |      |
| HW Access |                                 |    | No | one |    |    | RW1S    | RW1S |
| Name      | None [7:2] CNT2_CC_ MATCH CNT2_ |    |    |     |    |    | CNT2_T0 |      |
| Bits      | 15                              | 14 | 13 | 12  | 11 | 10 | 9       | 8    |
| SW Access | None                            |    |    |     |    |    |         |      |
| HW Access | None                            |    |    |     |    |    |         |      |
| Name      | None [15:8]                     |    |    |     |    |    |         |      |
| Bits      | 23                              | 22 | 21 | 20  | 19 | 18 | 17      | 16   |
| SW Access | None                            |    |    |     |    |    |         |      |
| HW Access | None                            |    |    |     |    |    |         |      |
| Name      | None [23:16]                    |    |    |     |    |    |         |      |
| Bits      | 31                              | 30 | 29 | 28  | 27 | 26 | 25      | 24   |
| SW Access | None                            |    |    |     |    |    |         |      |
| HW Access | None                            |    |    |     |    |    |         |      |
| Name      | None [31:24]                    |    |    |     |    |    |         |      |

| Bits | Name          | Description                                                                                                          |
|------|---------------|----------------------------------------------------------------------------------------------------------------------|
| 1    | CNT2_CC_MATCH | Counter matches CC register event. Set to '1', when event is detected. Write with '1' to clear bit. Default Value: 0 |
| 0    | CNT2_TC       | Terminal count event. Set to '1', when event is detected. Write with '1' to clear bit. Default Value: 0              |



# 15.1.40 TCPWM\_CNT2\_INTR\_SET

Interrupt set request register.

Address: 0x400501b4
Retention: Not Retained

| Bits      | 7           | 6              | 5    | 4       | 3  | 2  | 1                 | 0       |
|-----------|-------------|----------------|------|---------|----|----|-------------------|---------|
| SW Access |             | None RW1S RW1S |      |         |    |    |                   |         |
| HW Access |             |                | No   | ne      |    |    | А                 | А       |
| Name      |             |                | None | : [7:2] |    |    | CNT2_CC_<br>MATCH | CNT2_TC |
| Bits      | 15          | 14             | 13   | 12      | 11 | 10 | 9                 | 8       |
| SW Access |             | None           |      |         |    |    |                   |         |
| HW Access |             | None           |      |         |    |    |                   |         |
| Name      | None [15:8] |                |      |         |    |    |                   |         |
| Bits      | 23          | 22             | 21   | 20      | 19 | 18 | 17                | 16      |
| SW Access |             | None           |      |         |    |    |                   |         |
| HW Access |             | None           |      |         |    |    |                   |         |
| Name      |             | None [23:16]   |      |         |    |    |                   |         |
| Bits      | 31          | 30             | 29   | 28      | 27 | 26 | 25                | 24      |
| SW Access | None        |                |      |         |    |    |                   |         |
| HW Access | None        |                |      |         |    |    |                   |         |
| Name      |             | None [31:24]   |      |         |    |    |                   |         |

| Bits | Name          | Description                                                                              |
|------|---------------|------------------------------------------------------------------------------------------|
| 1    | CNT2_CC_MATCH | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0  |
| 0    | CNT2_TC       | Write with '1' to set corresponding bit in interrupt request register.  Default Value: 0 |



# 15.1.41 TCPWM\_CNT2\_INTR\_MASK

Interrupt mask register.
Address: 0x400501b8
Retention: Retained

| Bits      | 7                              | 6  | 5  | 4    | 3       | 2  | 1       | 0  |
|-----------|--------------------------------|----|----|------|---------|----|---------|----|
| SW Access |                                |    | No | one  |         |    | RW      | RW |
| HW Access |                                |    | No | one  |         |    | R       | R  |
| Name      | None [7:2] CNT2_CC_ MATCH CNT2 |    |    |      |         |    | CNT2_TC |    |
| Bits      | 15                             | 14 | 13 | 12   | 11      | 10 | 9       | 8  |
| SW Access | None                           |    |    |      |         |    |         |    |
| HW Access | None                           |    |    |      |         |    |         |    |
| Name      | None [15:8]                    |    |    |      |         |    |         |    |
| Bits      | 23                             | 22 | 21 | 20   | 19      | 18 | 17      | 16 |
| SW Access | None                           |    |    |      |         |    |         |    |
| HW Access | None                           |    |    |      |         |    |         |    |
| Name      |                                |    |    | None | [23:16] |    |         |    |
| Bits      | 31                             | 30 | 29 | 28   | 27      | 26 | 25      | 24 |
| SW Access | None                           |    |    |      |         |    |         |    |
| HW Access | None                           |    |    |      |         |    |         |    |
| Name      | None [31:24]                   |    |    |      |         |    |         |    |

| Bits | Name          | Description                                                                     |
|------|---------------|---------------------------------------------------------------------------------|
| 1    | CNT2_CC_MATCH | Mask bit for corresponding bit in interrupt request register. Default Value: 0  |
| 0    | CNT2_TC       | Mask bit for corresponding bit in interrupt request register.  Default Value: 0 |



# 15.1.42 TCPWM\_CNT2\_INTR\_MASKED

Interrupt masked request register

Address: 0x400501bC Retention: Retained

| Bits      | 7  | 6           | 5  | 4                 | 3       | 2  | 1  | 0  |  |  |
|-----------|----|-------------|----|-------------------|---------|----|----|----|--|--|
| SW Access |    |             | No | ne                |         |    | R  | R  |  |  |
| HW Access |    |             | No | ne                |         |    | W  | W  |  |  |
| Name      |    |             |    | CNT2_CC_<br>MATCH | CNT2_TC |    |    |    |  |  |
| Bits      | 15 | 14          | 13 | 12                | 11      | 10 | 9  | 8  |  |  |
| SW Access |    | None        |    |                   |         |    |    |    |  |  |
| HW Access |    | None        |    |                   |         |    |    |    |  |  |
| Name      |    | None [15:8] |    |                   |         |    |    |    |  |  |
| Bits      | 23 | 22          | 21 | 20                | 19      | 18 | 17 | 16 |  |  |
| SW Access |    |             |    | No                | ne      |    |    |    |  |  |
| HW Access |    |             |    | No                | one     |    |    |    |  |  |
| Name      |    |             |    | None              | [23:16] |    |    |    |  |  |
| Bits      | 31 | 30          | 29 | 28                | 27      | 26 | 25 | 24 |  |  |
| SW Access |    |             |    | No                | one     |    |    |    |  |  |
| HW Access |    |             |    | No                | one     |    |    |    |  |  |
| Name      |    |             |    | None              | [31:24] |    |    |    |  |  |

| Bits | Name          | Description                                                          |
|------|---------------|----------------------------------------------------------------------|
| 1    | CNT2_CC_MATCH | Logical and of corresponding request and mask bits. Default Value: 0 |
| 0    | CNT2_TC       | Logical and of corresponding request and mask bits. Default Value: 0 |



### 15.1.43 TCPWM\_CNT3\_CTRL

Counter control register Address: 0x400501c0 Retention: Retained

| Bits      | 7                   | 6       | 5            | 4                   | 3                             | 2                          | 1                               | 0                           |  |
|-----------|---------------------|---------|--------------|---------------------|-------------------------------|----------------------------|---------------------------------|-----------------------------|--|
| SW Access |                     | N       | one          |                     | RW                            | RW                         | RW                              | RW                          |  |
| HW Access |                     | N       | one          |                     | R                             | R                          | R                               | R                           |  |
| Name      |                     | Non     | e [7:4]      |                     | CNT3_PW<br>M_STOP_O<br>N_KILL | CNT3_PW<br>M_SYNC_K<br>ILL | CNT3_AUT<br>O_RELOAD<br>_PERIOD | CNT3_AUT<br>O_RELOAD<br>_CC |  |
| Bits      | 15                  | 14      | 13           | 12                  | 11                            | 10                         | 9                               | 8                           |  |
| SW Access |                     |         |              |                     |                               |                            |                                 |                             |  |
| HW Access | R                   |         |              |                     |                               |                            |                                 |                             |  |
| Name      | CNT3_GENERIC [15:8] |         |              |                     |                               |                            |                                 |                             |  |
| Bits      | 23                  | 22      | 21           | 20                  | 19                            | 18                         | 17                              | 16                          |  |
| SW Access | No                  | ne      | R            | W                   | None                          | RW                         | RW                              |                             |  |
| HW Access | No                  | ne      | R            |                     | None                          | R                          | R                               |                             |  |
| Name      | None                | [23:22] |              | DRATURE_M<br>21:20] | None                          | CNT3_ONE<br>_SHOT          | CNT3_UP_DOWN_MODE<br>[17:16]    |                             |  |
| Bits      | 31                  | 30      | 29           | 28                  | 27                            | 26                         | 25                              | 24                          |  |
| SW Access |                     |         | None         |                     |                               |                            | RW                              |                             |  |
| HW Access |                     |         | None         |                     |                               |                            | R                               |                             |  |
| Name      |                     |         | None [31:27] |                     |                               | CN                         | T3_MODE [26                     | :24]                        |  |

Bits Name Description

26 : 24 CNT3\_MODE Counter mode.
Default Value: 0

0x0: TIMER: Timer mode 0x2: CAPTURE:

Capture mode

0x3: QUAD:

Quadrature encoding mode

0x4: PWM:

Pulse width modulation (PWM) mode

0x5: PWM\_DT:

PWM with deadtime insertion mode

0x6: PWM\_PR:

Pseudo random pulse width modulation



### 15.1.43 TCPWM\_CNT3\_CTRL (continued)

21:20 CNT3\_QUADRATURE\_M ODE In QUAD mode selects quadrature encoding mode (X1/X2/X4).

In PWM, PWM\_DT and PWM\_PR modes, these two bits can be used to invert "dt\_line\_out" and

"dt\_line\_compl\_out". Inversion is the last step in generation of "dt\_line\_out" and

"dt\_line\_compl\_out"; i.e. a disabled output line "dt\_line\_out" has the value

QUADRATURE\_MODE[0] and a disabled output line "dt\_line\_compl\_out" has the value

QUADRATURE\_MODE[1].

Default Value: 0

0x0: X1:

X1 encoding (QUAD mode)

0x1: X2:

X2 encoding (QUAD mode)

0x1: INV\_OUT:

When bit 0 is '1', QUADRATURE\_MODE[0] inverts "dt\_line\_out" (PWM/PWM\_DT modes)

0x2: X4

X4 encoding (QUAD mode)

0x2: INV\_COMPL\_OUT:

When bit 1 is '1', QUADRATURE\_MODE[1] inverts "dt\_line\_compl\_out" (PWM/PWM\_DT

modes)

18 CNT3\_ONE\_SHOT

When '0', counter runs continuous. When '1', counter is turned off by hardware when a terminal

count event is generated.

Default Value: 0

17:16 CNT3\_UP\_DOWN\_MODE

Determines counter direction.

Default Value: 0

0x0: COUNT\_UP:

Count up (to PERIOD). An overflow event is generated when the counter reaches PERIOD. A terminal count event is generated when the counter reaches PERIOD.

0x1: COUNT DOWN:

Count down (to "0"). An underflow event is generated when the counter reaches "0". A terminal count event is generated when the counter reaches "0".

0x2: COUNT\_UPDN1:

Count up (to PERIOD), then count down (to "0"). An overflow event is generated when the counter reaches PERIOD. An underflow event is generated when the counter reaches "0". A terminal count event is generated when the counter reaches "0".

0x3: COUNT\_UPDN2:

Count up (to PERIOD), then count down (to "0"). An overflow event is generated when the counter reaches PERIOD. An underflow event is generated when the counter reaches "0". A terminal count event is generated when the counter reaches "0" AND when the counter reaches PERIOD (this counter direction can be used for PWM functionality with asymmetrical updates).

15:8 CNT3\_GENERIC

Generic 8-bit control field. In PWM\_DT mode, this field is used to determine the dead time: amount of dead time cycles in the counter clock domain. In all other modes, the lower 3 bits of this field determine pre-scaling of the selected counter clock.

Default Value: 0

0x0: DIVBY1:

Divide by 1 (other-than-PWM\_DT mode)

0x1: DIVBY2:

Divide by 2 (other-than-PWM\_DT mode)

0x2: DIVBY4:

Divide by 4 (other-than-PWM\_DT mode)



#### 15.1.43 TCPWM\_CNT3\_CTRL (continued)

0x3: DIVBY8:

Divide by 8 (other-than-PWM\_DT mode)

0x4: DIVBY16:

Divide by 16 (other-than-PWM\_DT mode)

0x5: DIVBY32:

Divide by 32 (other-than-PWM\_DT mode)

0x6: DIVBY64:

Divide by 64 (other-than-PWM\_DT mode)

0x7: DIVBY128:

Divide by 128 (other-than-PWM\_DT mode)

3 CNT3\_PWM\_STOP\_ON\_

**KILL** 

When '1', the kill/stop event stops the counter. This field has a function in PWM, PWM\_DT and

PWM\_PR modes only. Default Value: 0

2 CNT3\_PWM\_SYNC\_KILL When '1', the kill event disables the "dt\_line\_out" and "dt\_line\_compl\_out" signals till the next terminal count event (synchronous kill). When '0' the kill event only disables the "dt\_line\_out" and "dt\_line\_compl\_out" signals when present (asynchronous kill). In asynchronous kill mode, STOP\_EDGE should be NO\_EDGE\_DET. In aynchronous kill mode, STOP\_EDGE should be

RISING\_EDGE. This field has a function in PWM and PWM\_DT modes only.

Default Value: 0

CNT3\_AUTO\_RELOAD\_P 1

**ERIOD** 

When '1', the hardware automatically updates the PERIOD register during a terminal count with an active switch event.

Default Value: 0

CNT3\_AUTO\_RELOAD\_C When '1', the hardware automatically updates the CC register during a terminal count with an active switch event.



# 15.1.44 TCPWM\_CNT3\_STATUS

Counter status register
Address: 0x400501c4
Retention: Not Retained

| Bits      | 7                | 6                   | 5  | 4          | 3            | 2  | 1  | 0             |  |
|-----------|------------------|---------------------|----|------------|--------------|----|----|---------------|--|
| SW Access |                  |                     |    | None       |              |    |    | R             |  |
| HW Access |                  |                     |    | None       |              |    |    | RW            |  |
| Name      |                  |                     |    | None [7:1] |              |    |    | CNT3_DO<br>WN |  |
| Bits      | 15               | 14                  | 13 | 12         | 11           | 10 | 9  | 8             |  |
| SW Access |                  | R                   |    |            |              |    |    |               |  |
| HW Access |                  | RW                  |    |            |              |    |    |               |  |
| Name      |                  | CNT3_GENERIC [15:8] |    |            |              |    |    |               |  |
| Bits      | 23               | 22                  | 21 | 20         | 19           | 18 | 17 | 16            |  |
| SW Access |                  |                     |    | No         | one          |    |    |               |  |
| HW Access |                  |                     |    | No         | one          |    |    |               |  |
| Name      |                  |                     |    | None       | [23:16]      |    |    |               |  |
| Bits      | 31               | 30                  | 29 | 28         | 27           | 26 | 25 | 24            |  |
| SW Access | R                |                     |    |            | None         |    |    |               |  |
| HW Access | RW               | RW None             |    |            |              |    |    |               |  |
| Name      | CNT3_RUN<br>NING |                     |    |            | None [30:24] |    |    |               |  |

| Bits   | Name         | Description                                                                                                                                                                                                                                              |
|--------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31     | CNT3_RUNNING | When '0', the counter is NOT running. When '1', the counter is running. Default Value: 0                                                                                                                                                                 |
| 15 : 8 | CNT3_GENERIC | Generic 8-bit counter field. In PWM_DT mode, this counter is used for dead time insertion. In all other modes, this counter is used for pre-scaling the selected counter clock. PWM_DT mode can NOT use prescaled clock functionality.  Default Value: 0 |
| 0      | CNT3_DOWN    | When '0', counter is counting up. When '1', counter is counting down. In QUAD mode, this field indicates the direction of the latest counter change: '0' when last incremented and '1' when last decremented.  Default Value: 0                          |



# 15.1.45 TCPWM\_CNT3\_COUNTER

Counter count register Address: 0x400501c8 Retention: Retained

| Bits      | 7                   | 6  | 5  | 4        | 3           | 2  | 1  | 0  |  |  |  |
|-----------|---------------------|----|----|----------|-------------|----|----|----|--|--|--|
| SW Access |                     | RW |    |          |             |    |    |    |  |  |  |
| HW Access |                     |    |    | R'       | W           |    |    |    |  |  |  |
| Name      |                     |    |    | CNT3_COL | INTER [7:0] |    |    |    |  |  |  |
| Bits      | 15                  | 14 | 13 | 12       | 11          | 10 | 9  | 8  |  |  |  |
| SW Access | RW                  |    |    |          |             |    |    |    |  |  |  |
| HW Access | RW                  |    |    |          |             |    |    |    |  |  |  |
| Name      | CNT3_COUNTER [15:8] |    |    |          |             |    |    |    |  |  |  |
| Bits      | 23                  | 22 | 21 | 20       | 19          | 18 | 17 | 16 |  |  |  |
| SW Access |                     |    |    | No       | ne          |    |    |    |  |  |  |
| HW Access |                     |    |    | No       | ne          |    |    |    |  |  |  |
| Name      |                     |    |    | None [   | 23:16]      |    |    |    |  |  |  |
| Bits      | 31                  | 30 | 29 | 28       | 27          | 26 | 25 | 24 |  |  |  |
| SW Access |                     |    |    | No       | ne          |    |    |    |  |  |  |
| HW Access |                     |    |    | No       | ne          |    |    |    |  |  |  |
| Name      |                     |    |    | None [   | 31:241      |    |    |    |  |  |  |

| Bits   | Name         | Description                                                                                                  |
|--------|--------------|--------------------------------------------------------------------------------------------------------------|
| 15 : 0 | CNT3_COUNTER | 16-bit counter value. It is advised to not write to this field when the counter is running. Default Value: 0 |



# 15.1.46 TCPWM\_CNT3\_CC

Counter compare/capture register

Address: 0x400501cC Retention: Retained

| Bits      | 7              | 6  | 5  | 4      | 3        | 2  | 1  | 0  |  |  |  |
|-----------|----------------|----|----|--------|----------|----|----|----|--|--|--|
| SW Access |                | RW |    |        |          |    |    |    |  |  |  |
| HW Access |                |    |    | R'     | W        |    |    |    |  |  |  |
| Name      |                |    |    | CNT3_0 | CC [7:0] |    |    |    |  |  |  |
| Bits      | 15             | 14 | 13 | 12     | 11       | 10 | 9  | 8  |  |  |  |
| SW Access | RW             |    |    |        |          |    |    |    |  |  |  |
| HW Access | RW             |    |    |        |          |    |    |    |  |  |  |
| Name      | CNT3_CC [15:8] |    |    |        |          |    |    |    |  |  |  |
| Bits      | 23             | 22 | 21 | 20     | 19       | 18 | 17 | 16 |  |  |  |
| SW Access |                |    |    | No     | ne       |    |    |    |  |  |  |
| HW Access |                |    |    | No     | ne       |    |    |    |  |  |  |
| Name      |                |    |    | None [ | 23:16]   |    |    |    |  |  |  |
| Bits      | 31             | 30 | 29 | 28     | 27       | 26 | 25 | 24 |  |  |  |
| SW Access |                |    |    | No     | ne       |    |    |    |  |  |  |
| HW Access |                |    |    | No     | ne       |    |    |    |  |  |  |
| Name      |                |    |    | None [ | 31:241   |    |    |    |  |  |  |

| Bits | Name | Description |
|------|------|-------------|
|------|------|-------------|

15:0 CNT3\_CC In CAPTURE mode, captures the counter value. In other modes, compared to counter value.



# 15.1.47 TCPWM\_CNT3\_CC\_BUFF

Counter buffered compare/capture register

Address: 0x400501d0
Retention: Retained

| Bits      | 7              | 6  | 5  | 4      | 3      | 2  | 1  | 0  |  |  |
|-----------|----------------|----|----|--------|--------|----|----|----|--|--|
| SW Access | RW             |    |    |        |        |    |    |    |  |  |
| HW Access |                |    |    | R'     | W      |    |    |    |  |  |
| Name      | CNT3_CC [7:0]  |    |    |        |        |    |    |    |  |  |
| Bits      | 15             | 14 | 13 | 12     | 11     | 10 | 9  | 8  |  |  |
| SW Access | RW             |    |    |        |        |    |    |    |  |  |
| HW Access | RW             |    |    |        |        |    |    |    |  |  |
| Name      | CNT3_CC [15:8] |    |    |        |        |    |    |    |  |  |
| Bits      | 23             | 22 | 21 | 20     | 19     | 18 | 17 | 16 |  |  |
| SW Access |                |    |    | No     | ne     |    |    |    |  |  |
| HW Access |                |    |    | No     | ne     |    |    |    |  |  |
| Name      |                |    |    | None [ | 23:16] |    |    |    |  |  |
| Bits      | 31             | 30 | 29 | 28     | 27     | 26 | 25 | 24 |  |  |
| SW Access |                |    |    | No     | ne     |    |    |    |  |  |
| HW Access |                |    |    | No     | ne     |    |    |    |  |  |
| Name      |                |    |    | None [ | 31:24] |    |    |    |  |  |

Bits Name Description

15:0 CNT3\_CC Additional buffer for counter CC register.



# 15.1.48 TCPWM\_CNT3\_PERIOD

Counter period register Address: 0x400501d4 Retention: Retained

| Bits      | 7                  | 6  | 5  | 4       | 3          | 2  | 1  | 0  |  |
|-----------|--------------------|----|----|---------|------------|----|----|----|--|
| SW Access |                    |    |    | R'      | W          |    |    |    |  |
| HW Access |                    |    |    | R'      | W          |    |    |    |  |
| Name      |                    |    |    | CNT3_PE | RIOD [7:0] |    |    |    |  |
| Bits      | 15                 | 14 | 13 | 12      | 11         | 10 | 9  | 8  |  |
| SW Access | RW                 |    |    |         |            |    |    |    |  |
| HW Access | RW                 |    |    |         |            |    |    |    |  |
| Name      | CNT3_PERIOD [15:8] |    |    |         |            |    |    |    |  |
| Bits      | 23                 | 22 | 21 | 20      | 19         | 18 | 17 | 16 |  |
| SW Access |                    |    |    | No      | ne         |    |    |    |  |
| HW Access |                    |    |    | No      | ne         |    |    |    |  |
| Name      |                    |    |    | None [  | [23:16]    |    |    |    |  |
| Bits      | 31                 | 30 | 29 | 28      | 27         | 26 | 25 | 24 |  |
| SW Access |                    |    |    | No      | ne         |    |    |    |  |
| HW Access |                    |    |    | No      | ne         |    |    |    |  |
| Name      |                    |    |    | None [  | 31:241     |    |    |    |  |

Bits Name Description

15:0 CNT3\_PERIOD Period value: upper value of the counter. When the counter should count for n cycles, this field

should be set to n-1.



# 15.1.49 TCPWM\_CNT3\_PERIOD\_BUFF

Counter buffered period register

Address: 0x400501d8 Retention: Retained

| Bits      | 7                  | 6  | 5  | 4       | 3          | 2  | 1  | 0  |  |  |
|-----------|--------------------|----|----|---------|------------|----|----|----|--|--|
| SW Access | RW                 |    |    |         |            |    |    |    |  |  |
| HW Access |                    |    |    | R'      | W          |    |    |    |  |  |
| Name      |                    |    |    | CNT3_PE | RIOD [7:0] |    |    |    |  |  |
| Bits      | 15                 | 14 | 13 | 12      | 11         | 10 | 9  | 8  |  |  |
| SW Access | RW                 |    |    |         |            |    |    |    |  |  |
| HW Access | RW                 |    |    |         |            |    |    |    |  |  |
| Name      | CNT3_PERIOD [15:8] |    |    |         |            |    |    |    |  |  |
| Bits      | 23                 | 22 | 21 | 20      | 19         | 18 | 17 | 16 |  |  |
| SW Access |                    |    |    | No      | ne         |    |    |    |  |  |
| HW Access |                    |    |    | No      | ne         |    |    |    |  |  |
| Name      |                    |    |    | None [  | 23:16]     |    |    |    |  |  |
| Bits      | 31                 | 30 | 29 | 28      | 27         | 26 | 25 | 24 |  |  |
| SW Access |                    |    |    | No      | ne         |    |    |    |  |  |
| HW Access |                    |    |    | No      | ne         |    |    |    |  |  |
| Name      |                    |    |    | None [  | 31:241     |    |    |    |  |  |

Bits Name Description

15:0 CNT3\_PERIOD Additional buffer for counter PERIOD register.



# 15.1.50 TCPWM\_CNT3\_TR\_CTRL0

Counter trigger control register 0

Address: 0x400501e0 Retention: Retained

| Bits      | 7                     | 6        | 5            | 4      | 3                      | 2          | 1             | 0  |
|-----------|-----------------------|----------|--------------|--------|------------------------|------------|---------------|----|
| SW Access |                       | R        | W            |        | RW                     |            |               |    |
| HW Access |                       | F        | ₹            |        |                        | F          | ₹             |    |
| Name      |                       | CNT3_COU | NT_SEL [7:4] |        |                        | CNT3_CAPTU | JRE_SEL [3:0] |    |
| Bits      | 15                    | 14       | 13           | 12     | 11                     | 10         | 9             | 8  |
| SW Access |                       | R        | W            |        |                        | R          | W             |    |
| HW Access | R                     |          |              |        | R                      |            |               |    |
| Name      | CNT3_STOP_SEL [15:12] |          |              |        | CNT3_RELOAD_SEL [11:8] |            |               |    |
| Bits      | 23                    | 22       | 21           | 20     | 19                     | 18         | 17            | 16 |
| SW Access |                       | No       | one          |        | RW                     |            |               |    |
| HW Access |                       | No       | one          |        | R                      |            |               |    |
| Name      |                       | None     | [23:20]      |        |                        | CNT3_STAR  | Γ_SEL [19:16] |    |
| Bits      | 31                    | 30       | 29           | 28     | 27                     | 26         | 25            | 24 |
| SW Access |                       |          |              | No     | ne                     |            |               |    |
| HW Access | None                  |          |              |        |                        |            |               |    |
| Name      |                       |          |              | None [ | 31:24]                 |            |               |    |

| Bits    | Name            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19 : 16 | CNT3_START_SEL  | Selects one of the 16 input triggers as a start trigger. In QUAD mode, this is the second phase (phi B). Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 15:12   | CNT3_STOP_SEL   | Selects one of the 16 input triggers as a stop trigger. In PWM, PWM_DT and PWM_PR modes, this is the kill trigger. In these modes, the kill trigger is used to either temporarily block the PWM outputs (PWM_STOP_ON_KILL is '0') or stop the functionality (PWM_STOP_ON_KILL is '1'). For the PWM and PWM_DT modes, the blocking of the output signals can be asynchronous (STOP_EDGE should be NO_EDGE_DET) in which case the blocking is as long as the trigger is '1' or synchronous (STOP_EDGE should be RISING_EDGE) in which case it extends till the next terminal count event. Default Value: 0 |
| 11 : 8  | CNT3_RELOAD_SEL | Selects one of the 16 input triggers as a reload trigger. In QUAD mode, this is the index or revolution pulse. In this mode, it will update the counter with the value in the TCPWM_CNTn_PERIOD register.  Default Value: 0                                                                                                                                                                                                                                                                                                                                                                              |
| 7:4     | CNT3_COUNT_SEL  | Selects one of the 16 input triggers as a count trigger. In QUAD mode, this is the first phase (phi A). Default setting selects input trigger 1, which is always '1'.  Default Value: 1                                                                                                                                                                                                                                                                                                                                                                                                                  |



### 15.1.50 TCPWM\_CNT3\_TR\_CTRL0 (continued)

3:0 CNT3\_CAPTURE\_SEL

Selects one of the 16 input triggers as a capture trigger. Input trigger 0 is always '0' and input trigger is always '1'. In the PWM, PWM\_DT and PWM\_PR modes this trigger is used to switch the values if the compare and period registers with their buffer counterparts.

Default Value: 0



# 15.1.51 TCPWM\_CNT3\_TR\_CTRL1

Counter trigger control register 1

Address: 0x400501e4
Retention: Retained

| Bits      | 7         | 6                               | 5  | 4                         | 3       | 2                        | 1            | 0                       |  |
|-----------|-----------|---------------------------------|----|---------------------------|---------|--------------------------|--------------|-------------------------|--|
| SW Access | RW        |                                 | RW |                           | RW      |                          | RW           |                         |  |
| HW Access | F         | ₹                               | R  |                           | F       | ₹                        | R            |                         |  |
| Name      | CNT3_STOF | CNT3_STOP_EDGE [7:6]            |    | CNT3_RELOAD_EDGE<br>[5:4] |         | CNT3_COUNT_EDGE<br>[3:2] |              | CNT3_CAPTURE_EDGE [1:0] |  |
| Bits      | 15        | 14                              | 13 | 12                        | 11      | 10                       | 9            | 8                       |  |
| SW Access |           |                                 | No | ne                        |         |                          | R            | W                       |  |
| HW Access | Ï         | None R                          |    |                           |         |                          |              | २                       |  |
| Name      |           | None [15:10] CNT3_START_EDGE [9 |    |                           |         |                          | T_EDGE [9:8] |                         |  |
| Bits      | 23        | 22                              | 21 | 20                        | 19      | 18                       | 17           | 16                      |  |
| SW Access | Ï         |                                 |    | No                        | ne      |                          |              |                         |  |
| HW Access |           |                                 |    | No                        | ne      |                          |              |                         |  |
| Name      |           |                                 |    | None                      | [23:16] |                          |              |                         |  |
| Bits      | 31        | 30                              | 29 | 28                        | 27      | 26                       | 25           | 24                      |  |
| SW Access |           |                                 |    | No                        | ne      |                          |              |                         |  |
| HW Access | 1         | None                            |    |                           |         |                          |              |                         |  |
| Name      |           |                                 |    | None                      | [31:24] |                          |              |                         |  |

| Bits | Name               | Description                                                                                                                                                                                                     |
|------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9:8  | CNT3_START_EDGE    | A start event will start the counter; i.e. the counter will become running. Starting does NOT enable the counter. A start event will not initialize the counter whereas the reload event does. Default Value: 3 |
|      |                    | 0x0: RISING_EDGE: Rising edge. Any rising edge generates an event.                                                                                                                                              |
|      |                    | 0x1: FALLING_EDGE: Falling edge. Any falling edge generates an event.                                                                                                                                           |
|      |                    | 0x2: BOTH_EDGES: Rising AND falling edge. Any odd amount of edges generates an event.                                                                                                                           |
|      |                    | 0x3: NO_EDGE_DET: No edge detection, use trigger as is.                                                                                                                                                         |
| 7:6  | 7:6 CNT3_STOP_EDGE | A stop event, will stop the counter; i.e. it will no longer be running. Stopping will NOT disable the counter.  Default Value: 3                                                                                |
|      |                    | 0x0: RISING_EDGE: Rising edge. Any rising edge generates an event.                                                                                                                                              |



### 15.1.51 TCPWM\_CNT3\_TR\_CTRL1 (continued)

#### 0x1: FALLING\_EDGE:

Falling edge. Any falling edge generates an event.

#### 0x2: BOTH EDGES:

Rising AND falling edge. Any odd amount of edges generates an event.

#### 0x3: NO EDGE DET:

No edge detection, use trigger as is.

#### 5:4 CNT3\_RELOAD\_EDGE

A reload event will initialize the counter. When counting up, the counter is initialized to "0". When

counting down, the counter is initialized with PERIOD.

Default Value: 3

#### 0x0: RISING\_EDGE:

Rising edge. Any rising edge generates an event.

#### 0x1: FALLING\_EDGE:

Falling edge. Any falling edge generates an event.

#### 0x2: BOTH\_EDGES:

Rising AND falling edge. Any odd amount of edges generates an event.

#### 0x3: NO\_EDGE\_DET:

No edge detection, use trigger as is.

#### 3:2 CNT3\_COUNT\_EDGE

A counter event will increase or decrease the counter by '1'.

Default Value: 3

#### 0x0: RISING\_EDGE:

Rising edge. Any rising edge generates an event.

#### 0x1: FALLING\_EDGE:

Falling edge. Any falling edge generates an event.

### 0x2: BOTH\_EDGES:

Rising AND falling edge. Any odd amount of edges generates an event.

#### 0x3: NO\_EDGE\_DET:

No edge detection, use trigger as is.

### 1:0 CNT3\_CAPTURE\_EDGE

A capture event will copy the counter value into the CC register.

Default Value: 3

#### 0x0: RISING\_EDGE:

Rising edge. Any rising edge generates an event.

#### 0x1: FALLING EDGE:

Falling edge. Any falling edge generates an event.

#### 0x2: BOTH\_EDGES:

Rising AND falling edge. Any odd amount of edges generates an event.

#### 0x3: NO\_EDGE\_DET:

No edge detection, use trigger as is.



# 15.1.52 TCPWM\_CNT3\_TR\_CTRL2

Counter trigger control register 2

Address: 0x400501e8 Retention: Retained

| Bits      | 7          | 7 6 5 4 3 2 1 |    |                               |         |                              |    | 0                            |  |
|-----------|------------|---------------|----|-------------------------------|---------|------------------------------|----|------------------------------|--|
| SW Access | None       |               | RW |                               | RW      |                              | RW |                              |  |
| HW Access | No         | ne            | R  |                               | F       | २                            | F  | २                            |  |
| Name      | None [7:6] |               |    | CNT3_UNDERFLOW_MO<br>DE [5:4] |         | CNT3_OVERFLOW_MOD<br>E [3:2] |    | CNT3_CC_MATCH_MOD<br>E [1:0] |  |
| Bits      | 15         | 14            | 13 | 12                            | 11      | 10                           | 9  | 8                            |  |
| SW Access |            |               | '  | No                            | ne      |                              |    |                              |  |
| HW Access |            | None          |    |                               |         |                              |    |                              |  |
| Name      |            |               |    | None                          | [15:8]  |                              |    |                              |  |
| Bits      | 23         | 22            | 21 | 20                            | 19      | 18                           | 17 | 16                           |  |
| SW Access |            |               |    | No                            | ne      |                              |    |                              |  |
| HW Access |            |               |    | No                            | ne      |                              |    |                              |  |
| Name      |            |               |    | None                          | [23:16] |                              |    |                              |  |
| Bits      | 31         | 30            | 29 | 28                            | 27      | 26                           | 25 | 24                           |  |
| SW Access |            |               |    | No                            | ne      |                              |    |                              |  |
| HW Access |            | None          |    |                               |         |                              |    |                              |  |
| Name      |            |               |    | None                          | [31:24] |                              |    |                              |  |

| Bits | Name                   | Description                                                                                                                   |
|------|------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| 5:4  | CNT3_UNDERFLOW_MO DE   | Determines the effect of a counter underflow event (COUNTER reaches "0") on the "line_out" output signals.  Default Value: 3  |
|      |                        | <b>0x0: SET:</b> Set to '1'                                                                                                   |
|      |                        | 0x1: CLEAR:<br>Set to '0'                                                                                                     |
|      |                        | 0x2: INVERT: Invert                                                                                                           |
|      |                        | 0x3: NO_CHANGE:<br>No Change                                                                                                  |
| 3:2  | CNT3_OVERFLOW_MOD<br>E | Determines the effect of a counter overflow event (COUNTER reaches PERIOD) on the "line_out" output signals. Default Value: 3 |
|      |                        | <b>0x0: SET:</b> Set to '1'                                                                                                   |



### 15.1.52 TCPWM\_CNT3\_TR\_CTRL2 (continued)

0x1: CLEAR:

Set to '0'

0x2: INVERT:

Invert

0x3: NO\_CHANGE:

No Change

1:0 CNT3\_CC\_MATCH\_MOD

=

Determines the effect of a compare match event (COUNTER equals CC register) on the "line\_out" output signals. Note that INVERT is especially useful for center aligned pulse width modulation.

To generate a duty cycle of 0%, the counter CC register should be set to "0". For a 100% duty cycle, the counter CC register should be set to larger than the counter PERIOD register.

**0x0: SET:** Set to '1'

0x1: CLEAR: Set to '0'

0x2: INVERT:

Invert

0x3: NO\_CHANGE:

No Change



# 15.1.53 TCPWM\_CNT3\_INTR

Interrupt request register.
Address: 0x400501f0
Retention: Not Retained

| Bits      | 7  | 6    | 5    | 4       | 3       | 2  | 1                 | 0       |
|-----------|----|------|------|---------|---------|----|-------------------|---------|
| SW Access |    |      | No   | ne      |         |    | RW1C              | RW1C    |
| HW Access |    |      | No   | ne      |         |    | RW1S              | RW1S    |
| Name      |    |      | None | : [7:2] |         |    | CNT3_CC_<br>MATCH | CNT3_TC |
| Bits      | 15 | 14   | 13   | 12      | 11      | 10 | 9                 | 8       |
| SW Access |    |      |      | No      | ne      |    |                   |         |
| HW Access |    | None |      |         |         |    |                   |         |
| Name      |    |      |      | None    | [15:8]  |    |                   |         |
| Bits      | 23 | 22   | 21   | 20      | 19      | 18 | 17                | 16      |
| SW Access |    |      |      | No      | ne      |    |                   |         |
| HW Access |    |      |      | No      | ne      |    |                   |         |
| Name      |    |      |      | None    | [23:16] |    |                   |         |
| Bits      | 31 | 30   | 29   | 28      | 27      | 26 | 25                | 24      |
| SW Access |    |      |      | No      | ne      |    |                   |         |
| HW Access |    |      |      | No      | ne      |    |                   |         |
| Name      |    |      |      | None    | [31:24] |    |                   |         |

| Bits | Name          | Description                                                                                                          |
|------|---------------|----------------------------------------------------------------------------------------------------------------------|
| 1    | CNT3_CC_MATCH | Counter matches CC register event. Set to '1', when event is detected. Write with '1' to clear bit. Default Value: 0 |
| 0    | CNT3_TC       | Terminal count event. Set to '1', when event is detected. Write with '1' to clear bit. Default Value: 0              |



# 15.1.54 TCPWM\_CNT3\_INTR\_SET

Interrupt set request register.

Address: 0x400501f4
Retention: Not Retained

| Bits      | 7  | 6  | 5    | 4       | 3       | 2  | 1                 | 0       |
|-----------|----|----|------|---------|---------|----|-------------------|---------|
| SW Access |    |    | No   | ne      |         |    | RW1S              | RW1S    |
| HW Access |    |    | No   | ne      |         |    | А                 | А       |
| Name      |    |    | None | : [7:2] |         |    | CNT3_CC_<br>MATCH | CNT3_TC |
| Bits      | 15 | 14 | 13   | 12      | 11      | 10 | 9                 | 8       |
| SW Access |    |    |      | No      | ne      |    |                   |         |
| HW Access |    |    |      | No      | one     |    |                   |         |
| Name      |    |    |      | None    | [15:8]  |    |                   |         |
| Bits      | 23 | 22 | 21   | 20      | 19      | 18 | 17                | 16      |
| SW Access |    |    |      | No      | ne      |    |                   |         |
| HW Access |    |    |      | No      | one     |    |                   |         |
| Name      |    |    |      | None    | [23:16] |    |                   |         |
| Bits      | 31 | 30 | 29   | 28      | 27      | 26 | 25                | 24      |
| SW Access |    |    |      | No      | one     |    |                   |         |
| HW Access |    |    |      | No      | one     |    |                   |         |
| Name      |    |    |      | None    | [31:24] |    |                   |         |

| Bits | Name          | Description                                                                              |
|------|---------------|------------------------------------------------------------------------------------------|
| 1    | CNT3_CC_MATCH | Write with '1' to set corresponding bit in interrupt request register. Default Value: 0  |
| 0    | CNT3_TC       | Write with '1' to set corresponding bit in interrupt request register.  Default Value: 0 |



# 15.1.55 TCPWM\_CNT3\_INTR\_MASK

Interrupt mask register.
Address: 0x400501f8
Retention: Retained

| Bits      | 7           | 6    | 5    | 4       | 3       | 2  | 1                 | 0       |
|-----------|-------------|------|------|---------|---------|----|-------------------|---------|
| SW Access |             |      | No   | one     |         |    | RW                | RW      |
| HW Access |             |      | No   | one     |         |    | R                 | R       |
| Name      |             |      | None | e [7:2] |         |    | CNT3_CC_<br>MATCH | CNT3_TC |
| Bits      | 15          | 14   | 13   | 12      | 11      | 10 | 9                 | 8       |
| SW Access |             |      |      | No      | one     |    |                   |         |
| HW Access |             | None |      |         |         |    |                   |         |
| Name      | None [15:8] |      |      |         |         |    |                   |         |
| Bits      | 23          | 22   | 21   | 20      | 19      | 18 | 17                | 16      |
| SW Access |             |      |      | No      | one     |    |                   |         |
| HW Access |             |      |      | No      | one     |    |                   |         |
| Name      |             |      |      | None    | [23:16] |    |                   |         |
| Bits      | 31          | 30   | 29   | 28      | 27      | 26 | 25                | 24      |
| SW Access |             |      |      | No      | one     |    |                   |         |
| HW Access |             | None |      |         |         |    |                   |         |
| Name      |             |      |      | None    | [31:24] |    |                   |         |

| Bits | Name          | Description                                                                     |
|------|---------------|---------------------------------------------------------------------------------|
| 1    | CNT3_CC_MATCH | Mask bit for corresponding bit in interrupt request register. Default Value: 0  |
| 0    | CNT3_TC       | Mask bit for corresponding bit in interrupt request register.  Default Value: 0 |



# 15.1.56 TCPWM\_CNT3\_INTR\_MASKED

Interrupt masked request register

Address: 0x400501fC Retention: Retained

| Bits      | 7  | 7 6 5 4 3 2 |      |       |         |    |                   |         |
|-----------|----|-------------|------|-------|---------|----|-------------------|---------|
| SW Access |    |             | No   | ne    |         |    | R                 | R       |
| HW Access |    |             | No   | ne    |         |    | W                 | W       |
| Name      |    |             | None | [7:2] |         |    | CNT3_CC_<br>MATCH | CNT3_TC |
| Bits      | 15 | 14          | 13   | 12    | 11      | 10 | 9                 | 8       |
| SW Access |    |             |      | No    | ne      |    |                   |         |
| HW Access |    | None        |      |       |         |    |                   |         |
| Name      |    | None [15:8] |      |       |         |    |                   |         |
| Bits      | 23 | 22          | 21   | 20    | 19      | 18 | 17                | 16      |
| SW Access |    |             |      | No    | ne      |    |                   |         |
| HW Access |    |             |      | No    | ne      |    |                   |         |
| Name      |    |             |      | None  | [23:16] |    |                   |         |
| Bits      | 31 | 30          | 29   | 28    | 27      | 26 | 25                | 24      |
| SW Access |    | None        |      |       |         |    |                   |         |
| HW Access |    | None        |      |       |         |    |                   |         |
| Name      |    |             |      | None  | [31:24] |    |                   |         |

| Bits | Name          | Description                                                           |
|------|---------------|-----------------------------------------------------------------------|
| 1    | CNT3_CC_MATCH | Logical and of corresponding request and mask bits. Default Value: 0  |
| 0    | CNT3_TC       | Logical and of corresponding request and mask bits.  Default Value: 0 |

# 16 Universal Digital Block Registers



This section discusses the Universal Digital Block (UDB) registers. It lists all the registers in mapping tables, in address order.

# 16.1 Register Details

| Register Name | Address    |
|---------------|------------|
| UDB_INT_CFG   | 0x400F8000 |



### 16.1.1 UDB\_INT\_CFG

UDB Subsystem Interrupt Configuration

Address: 0x400F8000 Retention: Retained

| Bits      | 7  | 7 6 5 4 3 2 1 0         |    |             |               |    |   |   |
|-----------|----|-------------------------|----|-------------|---------------|----|---|---|
| SW Access |    |                         |    | R           | W             |    |   |   |
| HW Access |    |                         |    | F           | २             |    |   |   |
| Name      |    |                         |    | UDB_INT_MC  | DE_CFG [7:0]  |    |   |   |
| Bits      | 15 | 14                      | 13 | 12          | 11            | 10 | 9 | 8 |
| SW Access |    |                         |    | R           | W             |    |   |   |
| HW Access |    | R                       |    |             |               |    |   |   |
| Name      |    | UDB_INT_MODE_CFG [15:8] |    |             |               |    |   |   |
| Bits      | 23 | 23 22 21 20 19 18 17 16 |    |             |               |    |   |   |
| SW Access |    |                         |    | R           | W             |    |   |   |
| HW Access |    |                         |    | F           | ₹             |    |   |   |
| Name      |    |                         | l  | JDB_INT_MOD | DE_CFG [23:16 | 6] |   |   |
| Bits      | 31 | 31 30 29 28 27 26 25 24 |    |             |               |    |   |   |
| SW Access |    | RW                      |    |             |               |    |   |   |
| HW Access |    | R                       |    |             |               |    |   |   |
| Name      |    |                         | ı  | JDB_INT_MOD | DE_CFG [31:24 | 4] |   |   |

Bits Name Description

31:0 UDB\_INT\_MODE\_CFG

Interrupt Mode; bit position corresponds to interrupt

Default Value: 0

0x0: LEVEL:

Level

0x1: PULSE:

Pulse

# 17 UDB Array Bank Control Registers



This section discusses the UDB Array Bank Control (BCTL) registers. It lists all the registers in mapping tables, in address order.

# 17.1 Register Details

| Register Name     | Address    |
|-------------------|------------|
| UDB_BCTL_DRV      | 0x400F6000 |
| UDB_BCTL_MDCLK_EN | 0x400F6001 |
| UDB_BCTL_MBCLK_EN | 0x400F6002 |
| UDB_BCTL_BOTSEL_L | 0x400F6008 |
| UDB_BCTL_BOTSEL_U | 0x400F6009 |
| UDB_BCTL_TOPSEL_L | 0x400F600A |
| UDB_BCTL_TOPSEL_U | 0x400F600B |
| UDB_BCTL_QCLK_EN  | 0x400F6010 |



### 17.1.1 UDB\_BCTL\_DRV

Master Digital Clock Drive Register

Address: 0x400F6000 Retention: Retained

| Bits      | 7 | 6               | 5 | 4 | 3 | 2 | 1 | 0 |
|-----------|---|-----------------|---|---|---|---|---|---|
| SW Access |   | RW              |   |   |   |   |   |   |
| HW Access |   | R               |   |   |   |   |   |   |
| Name      |   | BCTL0_DRV [7:0] |   |   |   |   |   |   |

Bits Name Description

7:0 BCTL0\_DRV Master digital clock drive enable for the digital clock that matches the index.

Default Value: 0

0x0: DISABLE:

Enabled drive from array bottom, top drive enabled.

0x1: ENABLE:

Disabled drive from array bottom, top drive disabled.



# 17.1.2 UDB\_BCTL\_MDCLK\_EN

Master Digital Clock Enable Register

Address: 0x400F6001 Retention: Retained

| Bits      | 7 | 6                | 5 | 4 | 3 | 2 | 1 | 0 |
|-----------|---|------------------|---|---|---|---|---|---|
| SW Access |   | RW               |   |   |   |   |   |   |
| HW Access |   | R                |   |   |   |   |   |   |
| Name      |   | BCTL0_DCEN [7:0] |   |   |   |   |   |   |

Bits Name Description

7:0 BCTL0\_DCEN Master digital clock enable for the digital clock that matches the index.

Default Value: 0

0x0: DISABLE:

Disabled

0x1: ENABLE:

Enabled



#### 17.1.3 UDB\_BCTL\_MBCLK\_EN

Master Digital Clock Enable Register

Address: 0x400F6002 Retention: Retained

| Bits      | 7          | 6    | 5 | 4 | 3 | 2              | 1 | 0 |
|-----------|------------|------|---|---|---|----------------|---|---|
| SW Access |            | None |   |   |   |                |   |   |
| HW Access |            | None |   |   |   |                |   | R |
| Name      | None [7:1] |      |   |   |   | BCTL0_BC<br>EN |   |   |

Bits Description Name 0

BCTL0\_BCEN Bank Clock Enable Control

Default Value: 0

0x0: DISABLE: Disabled

0x1: ENABLE: Enabled



# 17.1.4 UDB\_BCTL\_BOTSEL\_L

Lower Nibble Bottom Digital Clock Select Register

Address: 0x400F6008 Retention: Retained

| Bits      | 7         | 6            | 5                    | 4 | 3                    | 2 | 1                    | 0 |
|-----------|-----------|--------------|----------------------|---|----------------------|---|----------------------|---|
| SW Access | RW        |              | RW                   |   | RW                   |   | RW                   |   |
| HW Access | R         |              | R                    |   | R                    |   | F                    | ₹ |
| Name      | BCTL0_CLF | C_SEL3 [7:6] | BCTL0_CLK_SEL2 [5:4] |   | BCTL0_CLK_SEL1 [3:2] |   | BCTL0_CLK_SEL0 [1:0] |   |

| Bits | Name           | Description                                                                        |
|------|----------------|------------------------------------------------------------------------------------|
| 7:6  | BCTL0_CLK_SEL3 | Clock selection control for digital clock<br>Default Value: 0                      |
|      |                | 0x0: EDGE_ENABLES: clock generated from edge enables from clock distribution block |
|      |                | 0x1: PORT_INPUT: Port input                                                        |
|      |                | 0x2: DSI_OUTPUT: DSI output                                                        |
|      |                | 0x3: SYNC_DSI_OUTPUT:<br>synchronized DSI output                                   |
| 5:4  | BCTL0_CLK_SEL2 | Clock selection control for digital clock<br>Default Value: 0                      |
|      |                | 0x0: EDGE_ENABLES: clock generated from edge enables from clock distribution block |
|      |                | 0x1: PORT_INPUT: Port input                                                        |
|      |                | 0x2: DSI_OUTPUT: DSI output                                                        |
|      |                | 0x3: SYNC_DSI_OUTPUT: synchronized DSI output                                      |
| 3:2  | BCTL0_CLK_SEL1 | Clock selection control for digital clock<br>Default Value: 0                      |
|      |                | 0x0: EDGE_ENABLES: clock generated from edge enables from clock distribution block |
|      |                | 0x1: PORT_INPUT: Port input                                                        |
|      |                | 0x2: DSI_OUTPUT: DSI output                                                        |
|      |                | 0x3: SYNC_DSI_OUTPUT:<br>synchronized DSI output                                   |
| 1:0  | BCTL0_CLK_SEL0 | Clock selection control for digital clock<br>Default Value: 0                      |
|      |                |                                                                                    |



### 17.1.4 UDB\_BCTL\_BOTSEL\_L (continued)

0x0: EDGE\_ENABLES:

clock generated from edge enables from clock distribution block

0x1: PORT\_INPUT:

Port input

0x2: DSI\_OUTPUT:

DSI output

**0x3: SYNC\_DSI\_OUTPUT:** synchronized DSI output



# 17.1.5 UDB\_BCTL\_BOTSEL\_U

Upper Nibble Bottom Digital Clock Select Register

Address: 0x400F6009 Retention: Retained

| Bits      | 7                    | 6 | 5                    | 4 | 3                    | 2 | 1                    | 0 |
|-----------|----------------------|---|----------------------|---|----------------------|---|----------------------|---|
| SW Access | RW                   |   | RW                   |   | RW                   |   | RW                   |   |
| HW Access | R                    |   | R                    |   | R                    |   | F                    | ₹ |
| Name      | BCTL0_CLK_SEL7 [7:6] |   | BCTL0_CLK_SEL6 [5:4] |   | BCTL0_CLK_SEL5 [3:2] |   | BCTL0_CLK_SEL4 [1:0] |   |

| Bits | Name           | Description                                                                        |
|------|----------------|------------------------------------------------------------------------------------|
| 7:6  | BCTL0_CLK_SEL7 | Clock selection control for digital clock<br>Default Value: 0                      |
|      |                | 0x0: EDGE_ENABLES: clock generated from edge enables from clock distribution block |
|      |                | 0x1: PORT_INPUT: Port input                                                        |
|      |                | 0x2: DSI_OUTPUT: DSI output                                                        |
|      |                | 0x3: SYNC_DSI_OUTPUT: synchronized DSI output                                      |
| 5:4  | BCTL0_CLK_SEL6 | Clock selection control for digital clock<br>Default Value: 0                      |
|      |                | 0x0: EDGE_ENABLES: clock generated from edge enables from clock distribution block |
|      |                | 0x1: PORT_INPUT: Port input                                                        |
|      |                | 0x2: DSI_OUTPUT: DSI output                                                        |
|      |                | 0x3: SYNC_DSI_OUTPUT: synchronized DSI output                                      |
| 3:2  | BCTL0_CLK_SEL5 | Clock selection control for digital clock<br>Default Value: 0                      |
|      |                | 0x0: EDGE_ENABLES: clock generated from edge enables from clock distribution block |
|      |                | 0x1: PORT_INPUT: Port input                                                        |
|      |                | 0x2: DSI_OUTPUT: DSI output                                                        |
|      |                | 0x3: SYNC_DSI_OUTPUT: synchronized DSI output                                      |
| 1:0  | BCTL0_CLK_SEL4 | Clock selection control for digital clock<br>Default Value: 0                      |
|      |                |                                                                                    |



### 17.1.5 UDB\_BCTL\_BOTSEL\_U (continued)

0x0: EDGE\_ENABLES:

clock generated from edge enables from clock distribution block

0x1: PORT\_INPUT:

Port input

0x2: DSI\_OUTPUT:

DSI output

**0x3: SYNC\_DSI\_OUTPUT:** synchronized DSI output



# 17.1.6 UDB\_BCTL\_TOPSEL\_L

Lower Nibble Top Digital Clock Select Register

Address: 0x400F600A Retention: Retained

| Bits      | 7                    | 6 | 5                    | 4 | 3                    | 2 | 1                    | 0 |
|-----------|----------------------|---|----------------------|---|----------------------|---|----------------------|---|
| SW Access | RW                   |   | RW                   |   | RW                   |   | RW                   |   |
| HW Access | R                    |   | R                    |   | R                    |   | R                    |   |
| Name      | BCTL0_CLK_SEL3 [7:6] |   | BCTL0_CLK_SEL2 [5:4] |   | BCTL0_CLK_SEL1 [3:2] |   | BCTL0_CLK_SEL0 [1:0] |   |

| Bits | Name           | Description                                                                        |
|------|----------------|------------------------------------------------------------------------------------|
| 7:6  | BCTL0_CLK_SEL3 | Clock selection control for digital clock<br>Default Value: 0                      |
|      |                | 0x0: EDGE_ENABLES: clock generated from edge enables from clock distribution block |
|      |                | 0x1: PORT_INPUT: Port input                                                        |
|      |                | 0x2: DSI_OUTPUT: DSI output                                                        |
|      |                | 0x3: SYNC_DSI_OUTPUT:<br>synchronized DSI output                                   |
| 5:4  | BCTL0_CLK_SEL2 | Clock selection control for digital clock<br>Default Value: 0                      |
|      |                | 0x0: EDGE_ENABLES: clock generated from edge enables from clock distribution block |
|      |                | 0x1: PORT_INPUT: Port input                                                        |
|      |                | 0x2: DSI_OUTPUT: DSI output                                                        |
|      |                | 0x3: SYNC_DSI_OUTPUT:<br>synchronized DSI output                                   |
| 3:2  | BCTL0_CLK_SEL1 | Clock selection control for digital clock<br>Default Value: 0                      |
|      |                | 0x0: EDGE_ENABLES: clock generated from edge enables from clock distribution block |
|      |                | 0x1: PORT_INPUT: Port input                                                        |
|      |                | 0x2: DSI_OUTPUT: DSI output                                                        |
|      |                | 0x3: SYNC_DSI_OUTPUT:<br>synchronized DSI output                                   |
| 1:0  | BCTL0_CLK_SEL0 | Clock selection control for digital clock<br>Default Value: 0                      |



### 17.1.6 UDB\_BCTL\_TOPSEL\_L (continued)

0x0: EDGE\_ENABLES:

clock generated from edge enables from clock distribution block

0x1: PORT\_INPUT:

Port input

0x2: DSI\_OUTPUT:

DSI output

**0x3: SYNC\_DSI\_OUTPUT:** synchronized DSI output



# 17.1.7 UDB\_BCTL\_TOPSEL\_U

Upper Nibble Top Digital Clock Select Register

Address: 0x400F600B Retention: Retained

| Bits      | 7                    | 6 | 5                    | 4 | 3                    | 2 | 1                    | 0 |
|-----------|----------------------|---|----------------------|---|----------------------|---|----------------------|---|
| SW Access | RW                   |   | RW                   |   | RW                   |   | RW                   |   |
| HW Access | R                    |   | R                    |   | R                    |   | R                    |   |
| Name      | BCTL0_CLK_SEL7 [7:6] |   | BCTL0_CLK_SEL6 [5:4] |   | BCTL0_CLK_SEL5 [3:2] |   | BCTL0_CLK_SEL4 [1:0] |   |

| Bits | Name           | Description                                                                        |
|------|----------------|------------------------------------------------------------------------------------|
| 7:6  | BCTL0_CLK_SEL7 | Clock selection control for digital clock<br>Default Value: 0                      |
|      |                | 0x0: EDGE_ENABLES: clock generated from edge enables from clock distribution block |
|      |                | 0x1: PORT_INPUT: Port input                                                        |
|      |                | 0x2: DSI_OUTPUT: DSI output                                                        |
|      |                | 0x3: SYNC_DSI_OUTPUT:<br>synchronized DSI output                                   |
| 5:4  | BCTL0_CLK_SEL6 | Clock selection control for digital clock<br>Default Value: 0                      |
|      |                | 0x0: EDGE_ENABLES: clock generated from edge enables from clock distribution block |
|      |                | 0x1: PORT_INPUT: Port input                                                        |
|      |                | 0x2: DSI_OUTPUT: DSI output                                                        |
|      |                | 0x3: SYNC_DSI_OUTPUT: synchronized DSI output                                      |
| 3:2  | BCTL0_CLK_SEL5 | Clock selection control for digital clock<br>Default Value: 0                      |
|      |                | 0x0: EDGE_ENABLES: clock generated from edge enables from clock distribution block |
|      |                | 0x1: PORT_INPUT: Port input                                                        |
|      |                | 0x2: DSI_OUTPUT: DSI output                                                        |
|      |                | 0x3: SYNC_DSI_OUTPUT:<br>synchronized DSI output                                   |
| 1:0  | BCTL0_CLK_SEL4 | Clock selection control for digital clock<br>Default Value: 0                      |
|      |                |                                                                                    |



### 17.1.7 UDB\_BCTL\_TOPSEL\_U (continued)

0x0: EDGE\_ENABLES:

clock generated from edge enables from clock distribution block

0x1: PORT\_INPUT:

Port input

0x2: DSI\_OUTPUT:

DSI output

**0x3: SYNC\_DSI\_OUTPUT:** synchronized DSI output



# 17.1.8 UDB\_BCTL\_QCLK\_EN

Quadrant Digital Clock Enable Registers

Address: 0x400F6010 Retention: Retained

| Bits      | 7                  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----------|--------------------|---|---|---|---|---|---|---|
| SW Access | RW                 |   |   |   |   |   |   |   |
| HW Access |                    | R |   |   |   |   |   |   |
| Name      | BCTL0_DCEN_Q [7:0] |   |   |   |   |   |   |   |

| Bits      | 15                   | 14            | 13                   | 12                   | 11                          | 10                  | 9                   | 8                |
|-----------|----------------------|---------------|----------------------|----------------------|-----------------------------|---------------------|---------------------|------------------|
| SW Access | RW                   | RW            | RW                   | RW                   | RW                          | RW                  | RW                  | RW               |
| HW Access | R                    | R             | R                    | R                    | R                           | R                   | R                   | R                |
| Name      | BCTL0_SL<br>EEP_TEST | BCTL0_NC<br>0 | BCTL0_WR<br>_CFG_OPT | BCTL0_GL<br>B_DSI_WR | BCTL0_DIS<br>ABLE_ROU<br>TE | BCTL0_GC<br>H_WR_HI | BCTL0_GC<br>H_WR_LO | BCTL0_BC<br>EN_Q |

| Bits | Name             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | BCTL0_SLEEP_TEST | Reserved Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 14   | BCTL0_NC0        | Spare register bit<br>Default Value: 0                                                                                                                                                                                                                                                                                                                                                                                                       |
| 13   | BCTL0_WR_CFG_OPT | Select 1/2 clock cycle or full clock cycle generation for bus_last_strobe used in generating write strobes for latches within the UDB. Only one BCLK_ENx register per bank has an active bit. BCTL0_BCLK_EN0 controls this bit for Bank 0. The WR_CFG_OPT bits in the other BCTLx_BCLK_ENy registers are not used. Default Value: 0                                                                                                          |
|      |                  | 0x0: FULL_CYCLE_STB: bus_last_strobe is generated for the full final bus_clk cycle of a bus transaction.                                                                                                                                                                                                                                                                                                                                     |
|      |                  | 0x1: HALF_CYCLE_STB: bus_last_strobe is generated during the last 1/2 clock cycle of a bus transaction on the negative edge of bus_clk.                                                                                                                                                                                                                                                                                                      |
| 12   | BCTL0_GLB_DSI_WR | Enable global write operation for the DSI routing channels. When this bit is set, the DSI ID select decoding is bypassed and therefore multiple channels can be written to simultaneously. This is designed to support test modes. Control is split top and bottom. BCTL0_BCLK_EN0 controls DSI blocks 0-3. BCTL0_BCLK_EN3 controls DSI blocks 4-7. The GLB_DSI_WR bits in the other BCTLx_BCLK_ENy registers are not used. Default Value: 0 |

0x0: DISABLE:

Global DSI channel configuration write is disabled.

0x1: ENABLE:

Global DSI channel configuration write is enabled.



### 17.1.8 UDB\_BCTL\_QCLK\_EN (continued)

11 BCTL0\_DISABLE\_ROUT

=

By default, when this bit is set to '0', the quadrant routing (for 2 channels in the quadrant) are enabled when the global route enable for the bank is set. However, when this bit is set to '1', the routing in the associated quadrant is disabled and is not enabled by the global route enable bit. The routing will remain in a benign state until it is subsequently configured and then enabled by

clearing this bit.
Default Value: 0

0x0: DISABLE:

The routing in this quadrant can be enabled with the bank route enable bit. (default)

0x1: ENABLE:

The routing in this quadrant is disabled and held in a benign state.

10 BCTL0\_GCH\_WR\_HI

Enable global write operation for the routing channel with the higher address in the associated quadrant. When enabled, the UDB ID select decoding is bypassed and therefore multiple channels can be written to simultaneously. This is designed to support test modes.

Default Value: 0

0x0: DISABLE:

Global UDB channel configuration write for higher order address is disabled.

0x1: ENABLE:

Global UDB channel configuration write for higher order address is enabled.

9 BCTL0\_GCH\_WR\_LO

Enable global write operation for the routing channel with the lower address in the associated quadrant. When enabled, the UDB ID select decoding is bypassed and therefore multiple chan-

nels can be written to simultaneously. This is designed to support test modes.

Default Value: 0

0x0: DISABLE:

Global UDB channel configuration write for lower order address is disabled.

0x1: ENABLE:

Global UDB channel configuration write for lower order address is enabled.

8 BCTL0\_BCEN\_Q

Bank Clock Enable Control

Default Value: 0

0x0: DISABLE:

Digital Global clock is disabled.

0x1: ENABLE:

Digital Global clock is enabled.

7:0 BCTL0\_DCEN\_Q

Digital clock enable for indexed digital clock for the associated quadrant.

Default Value: 0

0x0: DISABLE:

Disabled

**0x1: ENABLE:** Enabled

# 18 UDB Digital System Interconnect Registers



This section discusses the UDB Digital System Interconnect (DSI) registers. It lists all the registers in mapping tables, in address order.

# 18.1 Register Details

| Register Name   | Address    |
|-----------------|------------|
| UDB_DSI_HC      | 0x400F4000 |
| UDB_DSI_HV_L    | 0x400F4080 |
| UDB_DSI_HS      | 0x400F4090 |
| UDB_DSI_HV_R    | 0x400F40A8 |
| UDB_DSI_DSIINP  | 0x400F40C0 |
| UDB_DSI_DSIOUTP | 0x400F40CC |
| UDB_DSI_DSIOUTT | 0x400F40D4 |
| UDB_DSI_VS      | 0x400F40E0 |



#### 18.1.1 UDB\_DSI\_HC

DSI HC Tile Configuration

Address: 0x400F4000 Retention: Retained

| Bits      | 7 | 6  | 5 | 4        | 3          | 2 | 1 | 0 |  |  |
|-----------|---|----|---|----------|------------|---|---|---|--|--|
| SW Access |   | RW |   |          |            |   |   |   |  |  |
| HW Access |   | R  |   |          |            |   |   |   |  |  |
| Name      |   |    |   | DSI_HC_E | BYTE [7:0] |   |   |   |  |  |

Bits Name Description

7:0 DSI\_HC\_BYTE RAM configuration for DSI channel bytes

Default Value: X



# 18.1.2 UDB\_DSI\_HV\_L

DSI HV Tile Configuration; Left

Address: 0x400F4080 Retention: Retained

| Bits      | 7 | 6  | 5 | 4        | 3          | 2 | 1 | 0 |  |  |
|-----------|---|----|---|----------|------------|---|---|---|--|--|
| SW Access |   | RW |   |          |            |   |   |   |  |  |
| HW Access |   | R  |   |          |            |   |   |   |  |  |
| Name      |   |    |   | DSI_HV_E | 3YTE [7:0] |   |   |   |  |  |

Bits Name Description

7:0 DSI\_HV\_BYTE RAM configuration for DSI channel bytes

Default Value: X



#### 18.1.3 **UDB\_DSI\_HS**

DSI HS Tile Configuration; Horizontal Segmentation

Address: 0x400F4090 Retention: Retained

| Bits      | 7 | 6  | 5 | 4        | 3          | 2 | 1 | 0 |  |  |
|-----------|---|----|---|----------|------------|---|---|---|--|--|
| SW Access |   | RW |   |          |            |   |   |   |  |  |
| HW Access |   | R  |   |          |            |   |   |   |  |  |
| Name      |   |    |   | DSI_HS_E | 3YTE [7:0] |   |   |   |  |  |

 Bits
 Name
 Description

 7:0
 DSI\_HS\_BYTE
 RAM configuration for DSI channel bytes Default Value: X



# 18.1.4 UDB\_DSI\_HV\_R

DSI HV Tile Configuration; Right

Address: 0x400F40A8
Retention: Retained

| Bits      | 7 | 6 | 5 | 4        | 3          | 2 | 1 | 0 |  |
|-----------|---|---|---|----------|------------|---|---|---|--|
| SW Access |   |   |   | R        | W          |   |   |   |  |
| HW Access |   | R |   |          |            |   |   |   |  |
| Name      |   |   |   | DSI_HV_E | BYTE [7:0] |   |   |   |  |

Bits Name Description

7:0 DSI\_HV\_BYTE RAM configuration for DSI channel bytes

Default Value: X



# 18.1.5 UDB\_DSI\_DSIINP

DSI PI Tile Configuration for DSI I/O; Input

Address: 0x400F40C0 Retention: Retained

| Bits      | 7  | 6                | 5  | 4    | 3      | 2  | 1 | 0 |
|-----------|----|------------------|----|------|--------|----|---|---|
| SW Access |    | R'               | W  |      | RW     |    |   |   |
| HW Access |    | R R              |    |      |        |    |   |   |
| Name      |    | DSI_PI_BOT [7:4] |    |      |        |    |   |   |
| Bits      | 15 | 14               | 13 | 12   | 11     | 10 | 9 | 8 |
| SW Access |    |                  |    | No   | ne     |    |   |   |
| HW Access |    | None             |    |      |        |    |   |   |
| Name      |    |                  |    | None | [15:8] |    |   |   |

| Bits | Name       | Description                                                                                         |
|------|------------|-----------------------------------------------------------------------------------------------------|
| 7:4  | DSI_PI_BOT | RAM configuration for BOTTOM DSI port interface, not implemented in TOP DSI blocks Default Value: X |
| 3:0  | DSI_PI_TOP | RAM configuration for TOP DSI port interface, not implemented in BOTTOM DSI blocks Default Value: X |



# 18.1.6 UDB\_DSI\_DSIOUTP

DSI PI Tile Configuration for DSI I/O; Output pair

Address: 0x400F40CC Retention: Retained

| Bits      | 7                                 | 6    | 5  | 4    | 3      | 2  | 1 | 0 |
|-----------|-----------------------------------|------|----|------|--------|----|---|---|
| SW Access |                                   | R    | W  |      | RW     |    |   |   |
| HW Access |                                   | R R  |    |      |        |    |   |   |
| Name      | DSI_PI_BOT [7:4] DSI_PI_TOP [3:0] |      |    |      |        |    |   |   |
| Bits      | 15                                | 14   | 13 | 12   | 11     | 10 | 9 | 8 |
| SW Access |                                   |      |    | No   | ne     | '  |   |   |
| HW Access |                                   | None |    |      |        |    |   |   |
| Name      |                                   |      |    | None | [15:8] |    |   |   |

| Bits | Name       | Description                                                                                         |
|------|------------|-----------------------------------------------------------------------------------------------------|
| 7:4  | DSI_PI_BOT | RAM configuration for BOTTOM DSI port interface, not implemented in TOP DSI blocks Default Value: X |
| 3:0  | DSI_PI_TOP | RAM configuration for TOP DSI port interface, not implemented in BOTTOM DSI blocks Default Value: X |



# 18.1.7 UDB\_DSI\_DSIOUTT

DSI PI Tile Configuration for DSI I/O; Output triplet

Address: 0x400F40D4 Retention: Retained

| Bits      | 7  | 6                | 5  | 4    | 3      | 2  | 1 | 0 |
|-----------|----|------------------|----|------|--------|----|---|---|
| SW Access |    | R'               | W  |      | RW     |    |   |   |
| HW Access |    | R R              |    |      |        |    |   |   |
| Name      |    | DSI_PI_BOT [7:4] |    |      |        |    |   |   |
| Bits      | 15 | 14               | 13 | 12   | 11     | 10 | 9 | 8 |
| SW Access |    |                  |    | No   | ne     |    |   |   |
| HW Access |    | None             |    |      |        |    |   |   |
| Name      |    |                  |    | None | [15:8] |    |   |   |

| Bits | Name       | Description                                                                                         |
|------|------------|-----------------------------------------------------------------------------------------------------|
| 7:4  | DSI_PI_BOT | RAM configuration for BOTTOM DSI port interface, not implemented in TOP DSI blocks Default Value: X |
| 3:0  | DSI_PI_TOP | RAM configuration for TOP DSI port interface, not implemented in BOTTOM DSI blocks Default Value: X |



# 18.1.8 **UDB\_DSI\_VS**

DSI VS Tile Configuration; Vertical Segmentation

Address: 0x400F40E0 Retention: Retained

| Bits      | 7                                | 6    | 5  | 4    | 3         | 2  | 1 | 0 |
|-----------|----------------------------------|------|----|------|-----------|----|---|---|
| SW Access |                                  | R    | W  |      | RW        |    |   |   |
| HW Access |                                  | R R  |    |      |           |    | र |   |
| Name      | DSI_VS_BOT [7:4] DSI_VS_TOP [3:0 |      |    |      | TOP [3:0] |    |   |   |
| Bits      | 15                               | 14   | 13 | 12   | 11        | 10 | 9 | 8 |
| SW Access |                                  |      |    | No   | ne        |    |   |   |
| HW Access |                                  | None |    |      |           |    |   |   |
| Name      |                                  |      |    | None | [15:8]    |    |   |   |

| Bits | Name       | Description                                                                                                           |
|------|------------|-----------------------------------------------------------------------------------------------------------------------|
| 7:4  | DSI_VS_BOT | RAM configuration for BOTTOM DSI vertical segmentation, not implemented in TOP DSI blocks Default Value: $\mathbf{X}$ |
| 3:0  | DSI_VS_TOP | RAM configuration for TOP DSI vertical segmentation, not implemented in BOTTOM DSI blocks Default Value: X            |

# 19 UDB Port Adapter Registers



This section discusses the UDB Port Adapter registers. It lists all the registers in mapping tables, in address order.

# 19.1 Register Details

| Register Name | Address    |
|---------------|------------|
| UDB_PA_CFG0   | 0x400F5000 |
| UDB_PA_CFG1   | 0x400F5001 |
| UDB_PA_CFG2   | 0x400F5002 |
| UDB_PA_CFG3   | 0x400F5003 |
| UDB_PA_CFG4   | 0x400F5004 |
| UDB_PA_CFG5   | 0x400F5005 |
| UDB_PA_CFG6   | 0x400F5006 |
| UDB_PA_CFG7   | 0x400F5007 |
| UDB_PA_CFG8   | 0x400F5008 |
| UDB_PA_CFG9   | 0x400F5009 |
| UDB_PA_CFG10  | 0x400F500A |
| UDB_PA_CFG11  | 0x400F500B |
| UDB_PA_CFG12  | 0x400F500C |
| UDB_PA_CFG13  | 0x400F500D |
| UDB_PA_CFG14  | 0x400F500E |



# 19.1.1 UDB\_PA\_CFG0

PA Data In Clock Control Register

Address: 0x400F5000 Retention: Retained

| Bits      | 7    | 6       | 5                | 4                   | 3                         | 2 | 1  | 0 |
|-----------|------|---------|------------------|---------------------|---------------------------|---|----|---|
| SW Access | RW   |         | RW               | RW                  | RW                        |   | RW |   |
| HW Access | R    |         | R                | R                   | R                         |   | R  |   |
| Name      | PA_N | C [7:6] | PA_CLKIN_<br>INV | PA_CLKIN_<br>EN_INV | PA_CLKIN_EN_MODE<br>[3:2] |   |    |   |

| Bits | Name             | Description                                                                                       |
|------|------------------|---------------------------------------------------------------------------------------------------|
| 7:6  | PA_NC            | Spare register bits<br>Default Value: 0                                                           |
| 5    | PA_CLKIN_INV     | Determines whether the selected clock is inverted or not. Default Value: 0                        |
|      |                  | 0x0: NOINV:<br>Not Inverted                                                                       |
|      |                  | 0x1: INV: Inverted                                                                                |
| 4    | PA_CLKIN_EN_INV  | Determines whether the selected enable is inverted or not. Default Value: 0                       |
|      |                  | 0x0: NOINV:<br>Not Inverted                                                                       |
|      |                  | 0x1: INV: Inverted                                                                                |
| 3:2  | PA_CLKIN_EN_MODE | Select one of four operating modes<br>Default Value: 0                                            |
|      |                  | <b>0x0: OFF:</b> Always off                                                                       |
|      |                  | 0x1: ON:<br>Always on                                                                             |
|      |                  | <b>0x2: POSEDGE:</b> Positive edge - A clock is output on a 0 to 1 transition on the enable input |
|      |                  | <b>0x3: LEVEL:</b> Level sensitive - A clock is output when the enable is high.                   |
| 1:0  | PA_CLKIN_EN_SEL  | Select one of four choices for clock enable<br>Default Value: 0                                   |
|      |                  | 0x0: PIN_RC: pin_rc - port pin multiplexer output                                                 |
|      |                  | <b>0x1: DSI_RC_0:</b> dsi_rc[0] - dsi_xx_out_p[4]                                                 |
|      |                  | <b>0x2: DSI_RC_1:</b> dsi_rc[1] - dsi_xx_out_p[5]                                                 |



#### 19.1.1 UDB\_PA\_CFG0 (continued)

**0x3: DSI\_RC\_2:** dsi\_rc{1} - dsi\_xx\_out\_p[6]



# 19.1.2 UDB\_PA\_CFG1

PA Data Out Clock Control Register

Address: 0x400F5001 Retention: Retained

| Bits      | 7    | 6       | 5                 | 4                    | 3                            | 2 | 1              | 0                |
|-----------|------|---------|-------------------|----------------------|------------------------------|---|----------------|------------------|
| SW Access | RW   |         | RW                | RW                   | RW                           |   | RW             |                  |
| HW Access | R    |         | R                 | R                    | ı                            | ₹ | R              |                  |
| Name      | PA_N | C [7:6] | PA_CLKOU<br>T_INV | PA_CLKOU<br>T_EN_INV | PA_CLKOUT_EN_MODE F<br>[3:2] |   | PA_CLKOU<br>[1 | IT_EN_SEL<br>:0] |

| Bits | Name              | Description                                                                                |
|------|-------------------|--------------------------------------------------------------------------------------------|
| 7:6  | PA_NC             | Spare register bits<br>Default Value: 0                                                    |
| 5    | PA_CLKOUT_INV     | Determines whether the selected clock is inverted or not. Default Value: 0                 |
|      |                   | 0x0: NOINV:<br>Not Inverted                                                                |
|      |                   | 0x1: INV: Inverted                                                                         |
| 4    | PA_CLKOUT_EN_INV  | Determines whether the selected enable is inverted or not. Default Value: 0                |
|      |                   | 0x0: NOINV:<br>Not Inverted                                                                |
|      |                   | 0x1: INV: Inverted                                                                         |
| 3:2  | PA_CLKOUT_EN_MODE | Select one of four operating modes Default Value: 0                                        |
|      |                   | 0x0: OFF:<br>Always off                                                                    |
|      |                   | 0x1: ON:<br>Always on                                                                      |
|      |                   | 0x2: POSEDGE: Positive edge - A clock is output on a 0 to 1 transition on the enable input |
|      |                   | <b>0x3: LEVEL:</b> Level sensitive - A clock is output when the enable is high.            |
| 1:0  | PA_CLKOUT_EN_SEL  | Select one of four choices for clock enable<br>Default Value: 0                            |
|      |                   | 0x0: PIN_RC: pin_rc - port pin multiplexer output                                          |
|      |                   | 0x1: DSI_RC_0:<br>dsi_rc[0] - dsi_xx_out_p[4]                                              |
|      |                   | <b>0x2:</b> DSI_RC_1: dsi_rc[1] - dsi_xx_out_p[5]                                          |



#### 19.1.2 UDB\_PA\_CFG1 (continued)

**0x3: DSI\_RC\_2:** dsi\_rc{1} - dsi\_xx\_out\_p[6]



#### 19.1.3 UDB\_PA\_CFG2

PA Clock Select Register Address: 0x400F5002 Retention: Retained

| Bits      | 7 | 6        | 5           | 4 | 3                  | 2 | 1 | 0 |  |  |
|-----------|---|----------|-------------|---|--------------------|---|---|---|--|--|
| SW Access |   | R        | W           |   | RW                 |   |   |   |  |  |
| HW Access |   | F        | ₹           |   | R                  |   |   |   |  |  |
| Name      |   | PA_CLKOU | T_SEL [7:4] |   | PA_CLKIN_SEL [3:0] |   |   |   |  |  |

**Bits** Name Description 7:4 PA\_CLKOUT\_SEL Select one of four choices for clock enable Default Value: 0 0x0: GCLK0: gclk[0] 0x1: GCLK1: gclk[1] 0x2: GCLK2: gclk[2] 0x3: GCLK3: gclk[3] 0x4: GCLK4: gclk[4] 0x5: GCLK5: gclk[5] 0x6: GCLK6: gclk[6] 0x7: GCLK7: gclk[7] 0x9: BUS\_CLK\_APP: bus\_clk\_app 0xc: PIN\_RC: pin\_rc - port pin multiplexer output 0xd: DSI\_RC\_0: dsi\_rc[0] - dsi\_xx\_out\_p[4] 0xe: DSI\_RC\_1: dsi\_rc[1] - dsi\_xx\_out\_p[5] 0xf: DSI\_RC\_2: dsi\_rc{1} - dsi\_xx\_out\_p[6] 3:0 PA\_CLKIN\_SEL Select one of four choices for clock enable Default Value: 0 0x0: GCLK0: gclk[0]



#### 19.1.3 UDB\_PA\_CFG2 (continued)

0x1: GCLK1:

gclk[1]

0x2: GCLK2:

gclk[2]

0x3: GCLK3:

gclk[3]

0x4: GCLK4:

gclk[4]

0x5: GCLK5:

gclk[5]

0x6: GCLK6:

gclk[6]

0x7: GCLK7:

gclk[7]

0x9: BUS\_CLK\_APP:

bus\_clk\_app

0xc: PIN\_RC:

pin\_rc - port pin multiplexer output

0xd: DSI\_RC\_0:

dsi\_rc[0] - dsi\_xx\_out\_p[4]

0xe: DSI\_RC\_1:

dsi\_rc[1] - dsi\_xx\_out\_p[5]

0xf: DSI\_RC\_2:

dsi\_rc{1} - dsi\_xx\_out\_p[6]



# 19.1.4 UDB\_PA\_CFG3

PA Reset Select Register Address: 0x400F5003 Retention: Retained

| Bits      | 7      | 6                  | 5         | 4            | 3      | 2                 | 1         | 0           |
|-----------|--------|--------------------|-----------|--------------|--------|-------------------|-----------|-------------|
| SW Access | RW     | RW                 | RW        |              | RW     | RW                | RW        |             |
| HW Access | R      | R                  | R         |              | R      | R                 | R         |             |
| Name      | PA_NC7 | PA_RES_O<br>UT_INV | PA_RES_OL | JT_SEL [5:4] | PA_NC0 | PA_RES_IN<br>_INV | PA_RES_IN | N_SEL [1:0] |

| Bits | Name           | Description                                                                            |
|------|----------------|----------------------------------------------------------------------------------------|
| 7    | PA_NC7         | Spare register bit<br>Default Value: 0                                                 |
| 6    | PA_RES_OUT_INV | Select the polarity of the reset control.  Default Value: 0                            |
|      |                | 0x0: NOINV:<br>Not Inverted                                                            |
|      |                | 0x1: INV:<br>Inverted                                                                  |
| 5:4  | PA_RES_OUT_SEL | Select one of four inputs to serve as the reset control to the block. Default Value: 0 |
|      |                | 0x0: PIN_RC: pin_rc - port pin multiplexer output                                      |
|      |                | 0x1: DSI_RC_0:<br>dsi_rc[0] - dsi_xx_out_p[4]                                          |
|      |                | 0x2: DSI_RC_1:<br>dsi_rc[1] - dsi_xx_out_p[5]                                          |
|      |                | <b>0x3:</b> DSI_RC_2: dsi_rc{1} - dsi_xx_out_p[6]                                      |
| 3    | PA_NC0         | Spare register bit<br>Default Value: 0                                                 |
| 2    | PA_RES_IN_INV  | Select the polarity of the reset control.  Default Value: 0                            |
|      |                | 0x0: NOINV:<br>Not Inverted                                                            |
|      |                | 0x1: INV:<br>Inverted                                                                  |
| 1:0  | PA_RES_IN_SEL  | Select one of four inputs to serve as the reset control to the block. Default Value: 0 |
|      |                | 0x0: PIN_RC: pin_rc - port pin multiplexer output                                      |
|      |                | 0x1: DSI_RC_0:<br>dsi_rc[0] - dsi_xx_out_p[4]                                          |



#### 19.1.4 UDB\_PA\_CFG3 (continued)

0x2: DSI\_RC\_1:

dsi\_rc[1] - dsi\_xx\_out\_p[5]

0x3: DSI\_RC\_2:

dsi\_rc{1} - dsi\_xx\_out\_p[6]



# 19.1.5 UDB\_PA\_CFG4

PA Reset Enable Register

Address: 0x400F5004 Retention: Retained

| Bits      | 7 | 6 | 5              | 4  | 3  | 2                | 1                 | 0                |
|-----------|---|---|----------------|----|----|------------------|-------------------|------------------|
| SW Access |   |   | RW             | RW | RW | RW               |                   |                  |
| HW Access |   |   | R              | R  | R  | R                |                   |                  |
| Name      |   | F | 'A_NC7654 [7:0 | 3] |    | PA_RES_O<br>E_EN | PA_RES_O<br>UT_EN | PA_RES_IN<br>_EN |

| Bits | Name          | Description                                |
|------|---------------|--------------------------------------------|
| 7:3  | PA_NC7654     | Spare register bits<br>Default Value: 0    |
| 2    | PA_RES_OE_EN  | Enable the selected reset Default Value: 0 |
|      |               | <b>0x0: DISABLE:</b> Reset Disabled        |
|      |               | 0x1: ENABLE:<br>Reset Enabled              |
| 1    | PA_RES_OUT_EN | Enable the selected reset Default Value: 0 |
|      |               | <b>0x0: DISABLE:</b> Reset Disabled        |
|      |               | 0x1: ENABLE:<br>Reset Enabled              |
| 0    | PA_RES_IN_EN  | Enable the selected reset Default Value: 0 |
|      |               | <b>0x0: DISABLE:</b> Reset Disabled        |
|      |               | <b>0x1: ENABLE:</b> Reset Enabled          |
|      |               |                                            |



# 19.1.6 UDB\_PA\_CFG5

PA Reset Pin Select Register

Address: 0x400F5005 Retention: Retained

| Bits      | 7 | 6 | 5            | 4          | 3  | 2              | 1 | 0 |
|-----------|---|---|--------------|------------|----|----------------|---|---|
| SW Access |   |   | RW           | No         | RW |                |   |   |
| HW Access |   |   | R            | No         | R  |                |   |   |
| Name      |   | F | A_NC7654 [7: | None [2:1] |    | PA_PIN_SE<br>L |   |   |

| Bits | Name       | Description                                                                            |
|------|------------|----------------------------------------------------------------------------------------|
| 7:3  | PA_NC7654  | Spare register bits<br>Default Value: 0                                                |
| 0    | PA_PIN_SEL | Select port input to route to reset multiplexer (dsi_xx_input_p[7:0]) Default Value: 0 |
|      |            | 0x0: PIN0:<br>dsi_from_port_pin[0]                                                     |
|      |            | 0x1: PIN1:<br>dsi_from_port_pin[1]                                                     |
|      |            | 0x2: PIN2:<br>dsi_from_port_pin[2]                                                     |
|      |            | 0x3: PIN3:<br>dsi_from_port_pin[3]                                                     |
|      |            | 0x4: PIN4:<br>dsi_from_port_pin[4]                                                     |
|      |            | 0x5: PIN5:<br>dsi_from_port_pin[5]                                                     |
|      |            | <b>0x6: PIN6:</b> dsi_from_port_pin[6]                                                 |
|      |            | 0x7: PIN7:<br>dsi_from_port_pin[7]                                                     |



# 19.1.7 UDB\_PA\_CFG6

PA Input Data Sync Control Register - Low

Address: 0x400F5006 Retention: Retained

| Bits      | 7        | 6          | 5                 | 4 | 3                 | 2 | 1        | 0          |
|-----------|----------|------------|-------------------|---|-------------------|---|----------|------------|
| SW Access | RW       |            | RW                |   | RW                |   | RW       |            |
| HW Access | R        |            | R                 |   | R                 |   | R        |            |
| Name      | PA_IN_SY | /NC3 [7:6] | PA_IN_SYNC2 [5:4] |   | PA_IN_SYNC1 [3:2] |   | PA_IN_S\ | /NC0 [1:0] |

| Bits | Name        | Description                                                  |
|------|-------------|--------------------------------------------------------------|
| 7:6  | PA_IN_SYNC3 | Synchronization selection for PA input 3<br>Default Value: 0 |
|      |             | <b>0x0: TRANSPARENT:</b> transparent                         |
|      |             | 0x1: SINGLESYNC: single sync                                 |
|      |             | <b>0x2: DOUBLESYNC:</b> double sync                          |
|      |             | 0x3: RSVD: reserved                                          |
| 5:4  | PA_IN_SYNC2 | Synchronization selection for PA input 2 Default Value: 0    |
|      |             | <b>0x0: TRANSPARENT:</b> transparent                         |
|      |             | 0x1: SINGLESYNC: single sync                                 |
|      |             | <b>0x2: DOUBLESYNC:</b> double sync                          |
|      |             | 0x3: RSVD: reserved                                          |
| 3:2  | PA_IN_SYNC1 | Synchronization selection for PA input 1 Default Value: 0    |
|      |             | <b>0x0: TRANSPARENT:</b> transparent                         |
|      |             | 0x1: SINGLESYNC: single sync                                 |
|      |             | <b>0x2: DOUBLESYNC:</b> double sync                          |
|      |             | 0x3: RSVD: reserved                                          |
| 1:0  | PA_IN_SYNC0 | Synchronization selection for PA input 0 Default Value: 0    |



#### 19.1.7 UDB\_PA\_CFG6 (continued)

0x0: TRANSPARENT:

transparent

0x1: SINGLESYNC:

single sync

0x2: DOUBLESYNC:

double sync

0x3: RSVD: reserved



# 19.1.8 UDB\_PA\_CFG7

PA Input Data Sync Control Register - High

Address: 0x400F5007 Retention: Retained

| Bits      | 7        | 6          | 5        | 4          | 3        | 2          | 1                 | 0 |
|-----------|----------|------------|----------|------------|----------|------------|-------------------|---|
| SW Access | RW       |            | RW       |            | RW       |            | RW                |   |
| HW Access | R        |            | R        |            | R        |            | F                 | ₹ |
| Name      | PA_IN_SY | 'NC7 [7:6] | PA_IN_SY | 'NC6 [5:4] | PA_IN_SY | /NC5 [3:2] | PA_IN_SYNC4 [1:0] |   |

| Bits | Name        | Description                                               |
|------|-------------|-----------------------------------------------------------|
| 7:6  | PA_IN_SYNC7 | Synchronization selection for PA input 7 Default Value: 0 |
|      |             | <b>0x0: TRANSPARENT:</b> transparent                      |
|      |             | 0x1: SINGLESYNC: single sync                              |
|      |             | <b>0x2: DOUBLESYNC:</b> double sync                       |
|      |             | 0x3: RSVD: reserved                                       |
| 5:4  | PA_IN_SYNC6 | Synchronization selection for PA input 6 Default Value: 0 |
|      |             | <b>0x0: TRANSPARENT:</b> transparent                      |
|      |             | 0x1: SINGLESYNC: single sync                              |
|      |             | <b>0x2: DOUBLESYNC:</b> double sync                       |
|      |             | 0x3: RSVD: reserved                                       |
| 3:2  | PA_IN_SYNC5 | Synchronization selection for PA input 5 Default Value: 0 |
|      |             | <b>0x0: TRANSPARENT:</b> transparent                      |
|      |             | <b>0x1: SINGLESYNC:</b> single sync                       |
|      |             | <b>0x2: DOUBLESYNC:</b> double sync                       |
|      |             | 0x3: RSVD: reserved                                       |
| 1:0  | PA_IN_SYNC4 | Synchronization selection for PA input 4 Default Value: 0 |



#### 19.1.8 UDB\_PA\_CFG7 (continued)

0x0: TRANSPARENT:

transparent

0x1: SINGLESYNC:

single sync

0x2: DOUBLESYNC:

double sync

0x3: RSVD: reserved



# 19.1.9 UDB\_PA\_CFG8

PA Output Data Sync Control Register - Low

Address: 0x400F5008 Retention: Retained

| Bits      | 7        | 6           | 5                  | 4 | 3        | 2           | 1                  | 0 |
|-----------|----------|-------------|--------------------|---|----------|-------------|--------------------|---|
| SW Access | RW       |             | RW                 |   | RW       |             | RW                 |   |
| HW Access | R        |             | R                  |   | F        | ₹           | F                  | ₹ |
| Name      | PA_OUT_S | SYNC3 [7:6] | PA_OUT_SYNC2 [5:4] |   | PA_OUT_S | SYNC1 [3:2] | PA_OUT_SYNC0 [1:0] |   |

| Bits | Name         | Description                                                |
|------|--------------|------------------------------------------------------------|
| 7:6  | PA_OUT_SYNC3 | Synchronization selection for PA output 3 Default Value: 0 |
|      |              | 0x0: TRANSPARENT: transparent                              |
|      |              | <b>0x1: SINGLESYNC:</b> single sync                        |
|      |              | 0x2: CLOCK: clock                                          |
|      |              | 0x3: CLOCKINV: clock inverted                              |
| 5:4  | PA_OUT_SYNC2 | Synchronization selection for PA output 2 Default Value: 0 |
|      |              | 0x0: TRANSPARENT: transparent                              |
|      |              | 0x1: SINGLESYNC: single sync                               |
|      |              | 0x2: CLOCK: clock                                          |
|      |              | 0x3: CLOCKINV: clock inverted                              |
| 3:2  | PA_OUT_SYNC1 | Synchronization selection for PA output 1 Default Value: 0 |
|      |              | 0x0: TRANSPARENT: transparent                              |
|      |              | <b>0x1: SINGLESYNC:</b> single sync                        |
|      |              | 0x2: CLOCK: clock                                          |
|      |              | 0x3: CLOCKINV: clock inverted                              |
| 1:0  | PA_OUT_SYNC0 | Synchronization selection for PA output 0 Default Value: 0 |



#### 19.1.9 UDB\_PA\_CFG8 (continued)

0x0: TRANSPARENT:

transparent

0x1: SINGLESYNC:

single sync

0x2: CLOCK:

clock

0x3: CLOCKINV: clock inverted



# 19.1.10 UDB\_PA\_CFG9

PA Output Data Sync Control Register - High

Address: 0x400F5009 Retention: Retained

| Bits      | 7        | 6           | 5        | 4           | 3        | 2           | 1                  | 0 |
|-----------|----------|-------------|----------|-------------|----------|-------------|--------------------|---|
| SW Access | RW       |             | RW       |             | RW       |             | RW                 |   |
| HW Access | R        |             | R        |             | R        |             | F                  | ₹ |
| Name      | PA_OUT_S | SYNC7 [7:6] | PA_OUT_S | SYNC6 [5:4] | PA_OUT_S | SYNC5 [3:2] | PA_OUT_SYNC4 [1:0] |   |

| Bits | Name         | Description                                                   |
|------|--------------|---------------------------------------------------------------|
| 7:6  | PA_OUT_SYNC7 | Synchronization selection for PA output 7<br>Default Value: 0 |
|      |              | 0x0: TRANSPARENT: transparent                                 |
|      |              | <b>0x1: SINGLESYNC:</b> single sync                           |
|      |              | 0x2: CLOCK: clock                                             |
|      |              | 0x3: CLOCKINV: clock inverted                                 |
| 5:4  | PA_OUT_SYNC6 | Synchronization selection for PA output 6 Default Value: 0    |
|      |              | 0x0: TRANSPARENT: transparent                                 |
|      |              | 0x1: SINGLESYNC: single sync                                  |
|      |              | 0x2: CLOCK: clock                                             |
|      |              | 0x3: CLOCKINV: clock inverted                                 |
| 3:2  | PA_OUT_SYNC5 | Synchronization selection for PA output 5<br>Default Value: 0 |
|      |              | 0x0: TRANSPARENT: transparent                                 |
|      |              | <b>0x1: SINGLESYNC:</b> single sync                           |
|      |              | 0x2: CLOCK: clock                                             |
|      |              | 0x3: CLOCKINV: clock inverted                                 |
| 1:0  | PA_OUT_SYNC4 | Synchronization selection for PA output 4 Default Value: 0    |



#### 19.1.10 UDB\_PA\_CFG9 (continued)

0x0: TRANSPARENT:

transparent

0x1: SINGLESYNC:

single sync

0x2: CLOCK:

clock

0x3: CLOCKINV: clock inverted



# 19.1.11 UDB\_PA\_CFG10

PA Output Data Select Register - Low

Address: 0x400F500A Retention: Retained

| Bits      | 7                  | 6 | 5                  | 4 | 3                  | 2 | 1        | 0          |
|-----------|--------------------|---|--------------------|---|--------------------|---|----------|------------|
| SW Access | RW                 |   | RW                 |   | RW                 |   | RW       |            |
| HW Access | R                  |   | R                  |   | R                  |   | R        |            |
| Name      | PA_DATA_SEL3 [7:6] |   | PA_DATA_SEL2 [5:4] |   | PA_DATA_SEL1 [3:2] |   | PA_DATA_ | SEL0 [1:0] |

| Bits | Name         | Description                                        |
|------|--------------|----------------------------------------------------|
| 7:6  | PA_DATA_SEL3 | Data selection for PA output 3<br>Default Value: 0 |
|      |              | <b>0x0: DSI_OUTPUT0:</b> dsi output 0              |
|      |              | 0x1: DSI_OUTPUT1:<br>dsi output 1                  |
|      |              | <b>0x2: DSI_OUTPUT2:</b> dsi output 2              |
|      |              | <b>0x3: DSI_OUTPUT3:</b> dsi output 3              |
| 5:4  | PA_DATA_SEL2 | Data selection for PA output 2<br>Default Value: 0 |
|      |              | <b>0x0: DSI_OUTPUT0:</b> dsi output 0              |
|      |              | 0x1: DSI_OUTPUT1:<br>dsi output 1                  |
|      |              | <b>0x2: DSI_OUTPUT2:</b> dsi output 2              |
|      |              | <b>0x3: DSI_OUTPUT3:</b> dsi output 3              |
| 3:2  | PA_DATA_SEL1 | Data selection for PA output 1<br>Default Value: 0 |
|      |              | <b>0x0: DSI_OUTPUT0:</b> dsi output 0              |
|      |              | <b>0x1: DSI_OUTPUT1:</b> dsi output 1              |
|      |              | <b>0x2: DSI_OUTPUT2:</b> dsi output 2              |
|      |              | <b>0x3: DSI_OUTPUT3:</b> dsi output 3              |
| 1:0  | PA_DATA_SEL0 | Data selection for PA output 0<br>Default Value: 0 |
|      |              |                                                    |



#### 19.1.11 UDB\_PA\_CFG10 (continued)

0x0: DSI\_OUTPUT0:

dsi output 0

0x1: DSI\_OUTPUT1:

dsi output 1

**0x2: DSI\_OUTPUT2:** dsi output 2

0x3: DSI\_OUTPUT3:

dsi output 3



# 19.1.12 UDB\_PA\_CFG11

PA Output Data Select Register - High

Address: 0x400F500B Retention: Retained

| Bits      | 7                  | 6 | 5                  | 4 | 3                  | 2 | 1        | 0          |
|-----------|--------------------|---|--------------------|---|--------------------|---|----------|------------|
| SW Access | RW                 |   | RW                 |   | RW                 |   | RW       |            |
| HW Access | R                  |   | R                  |   | R                  |   | R        |            |
| Name      | PA_DATA_SEL7 [7:6] |   | PA_DATA_SEL6 [5:4] |   | PA_DATA_SEL5 [3:2] |   | PA_DATA_ | SEL4 [1:0] |

| Bits | Name         | Description                                        |
|------|--------------|----------------------------------------------------|
| 7:6  | PA_DATA_SEL7 | Data selection for PA output 7 Default Value: 0    |
|      |              | <b>0x0: DSI_OUTPUT0:</b> dsi output 0              |
|      |              | <b>0x1: DSI_OUTPUT1:</b> dsi output 1              |
|      |              | <b>0x2: DSI_OUTPUT2:</b> dsi output 2              |
|      |              | <b>0x3: DSI_OUTPUT3:</b> dsi output 3              |
| 5:4  | PA_DATA_SEL6 | Data selection for PA output 6<br>Default Value: 0 |
|      |              | <b>0x0: DSI_OUTPUT0:</b> dsi output 0              |
|      |              | <b>0x1: DSI_OUTPUT1:</b> dsi output 1              |
|      |              | <b>0x2: DSI_OUTPUT2:</b> dsi output 2              |
|      |              | <b>0x3: DSI_OUTPUT3:</b> dsi output 3              |
| 3:2  | PA_DATA_SEL5 | Data selection for PA output 5<br>Default Value: 0 |
|      |              | <b>0x0: DSI_OUTPUT0:</b> dsi output 0              |
|      |              | <b>0x1: DSI_OUTPUT1:</b> dsi output 1              |
|      |              | <b>0x2: DSI_OUTPUT2:</b> dsi output 2              |
|      |              | <b>0x3: DSI_OUTPUT3:</b> dsi output 3              |
| 1:0  | PA_DATA_SEL4 | Data selection for PA output 4<br>Default Value: 0 |



#### 19.1.12 UDB\_PA\_CFG11 (continued)

0x0: DSI\_OUTPUT0:

dsi output 0

0x1: DSI\_OUTPUT1:

dsi output 1

**0x2: DSI\_OUTPUT2:** dsi output 2

0x3: DSI\_OUTPUT3:

dsi output 3



# 19.1.13 UDB\_PA\_CFG12

PA OE Select Register - Low

Address: 0x400F500C Retention: Retained

| Bits      | 7       | 6          | 5                | 4 | 3                | 2 | 1                | 0 |
|-----------|---------|------------|------------------|---|------------------|---|------------------|---|
| SW Access | R       | W          | RW               |   | RW               |   | RW               |   |
| HW Access | F       | ₹          | R                |   | R                |   | R                |   |
| Name      | PA_OE_S | SEL3 [7:6] | PA_OE_SEL2 [5:4] |   | PA_OE_SEL1 [3:2] |   | PA_OE_SEL0 [1:0] |   |

| Bits | Name       | Description                                           |
|------|------------|-------------------------------------------------------|
| 7:6  | PA_OE_SEL3 | Data selection for PA oe 3<br>Default Value: 0        |
|      |            | <b>0x0: DSI_OE_OUT0:</b> synchronized dsi oe output 0 |
|      |            | <b>0x1: DSI_OE_OUT1:</b> synchronized dsi oe output 1 |
|      |            | <b>0x2: DSI_OE_OUT2:</b> synchronized dsi oe output 2 |
|      |            | <b>0x3: DSI_OE_OUT3:</b> synchronized dsi oe output 3 |
| 5:4  | PA_OE_SEL2 | Data selection for PA oe 2<br>Default Value: 0        |
|      |            | <b>0x0: DSI_OE_OUT0:</b> synchronized dsi oe output 0 |
|      |            | <b>0x1: DSI_OE_OUT1:</b> synchronized dsi oe output 1 |
|      |            | <b>0x2: DSI_OE_OUT2:</b> synchronized dsi oe output 2 |
|      |            | <b>0x3: DSI_OE_OUT3:</b> synchronized dsi oe output 3 |
| 3:2  | PA_OE_SEL1 | Data selection for PA oe 1<br>Default Value: 0        |
|      |            | <b>0x0: DSI_OE_OUT0:</b> synchronized dsi oe output 0 |
|      |            | <b>0x1: DSI_OE_OUT1:</b> synchronized dsi oe output 1 |
|      |            | <b>0x2: DSI_OE_OUT2:</b> synchronized dsi oe output 2 |
|      |            | <b>0x3: DSI_OE_OUT3:</b> synchronized dsi oe output 3 |
| 1:0  | PA_OE_SEL0 | Data selection for PA oe 0<br>Default Value: 0        |
|      |            |                                                       |



#### 19.1.13 UDB\_PA\_CFG12 (continued)

0x0: DSI\_OE\_OUT0:

synchronized dsi oe output 0

0x1: DSI\_OE\_OUT1:

synchronized dsi oe output 1

0x2: DSI\_OE\_OUT2:

synchronized dsi oe output 2

0x3: DSI\_OE\_OUT3:

synchronized dsi oe output 3



# 19.1.14 UDB\_PA\_CFG13

PA OE Select Register - High

Address: 0x400F500D Retention: Retained

| Bits      | 7       | 6          | 5                | 4 | 3                | 2 | 1                | 0 |
|-----------|---------|------------|------------------|---|------------------|---|------------------|---|
| SW Access | R       | W          | RW               |   | RW               |   | RW               |   |
| HW Access | F       | ₹          | R                |   | R                |   | R                |   |
| Name      | PA_OE_S | SEL7 [7:6] | PA_OE_SEL6 [5:4] |   | PA_OE_SEL5 [3:2] |   | PA_OE_SEL4 [1:0] |   |

| Bits | Name       | Description                                           |
|------|------------|-------------------------------------------------------|
| 7:6  | PA_OE_SEL7 | Data selection for PA oe 7<br>Default Value: 0        |
|      |            | <b>0x0: DSI_OE_OUT0:</b> synchronized dsi oe output 0 |
|      |            | <b>0x1: DSI_OE_OUT1:</b> synchronized dsi oe output 1 |
|      |            | <b>0x2: DSI_OE_OUT2:</b> synchronized dsi oe output 2 |
|      |            | <b>0x3: DSI_OE_OUT3:</b> synchronized dsi oe output 3 |
| 5:4  | PA_OE_SEL6 | Data selection for PA oe 6<br>Default Value: 0        |
|      |            | <b>0x0: DSI_OE_OUT0:</b> synchronized dsi oe output 0 |
|      |            | <b>0x1: DSI_OE_OUT1:</b> synchronized dsi oe output 1 |
|      |            | <b>0x2: DSI_OE_OUT2:</b> synchronized dsi oe output 2 |
|      |            | <b>0x3: DSI_OE_OUT3:</b> synchronized dsi oe output 3 |
| 3:2  | PA_OE_SEL5 | Data selection for PA oe 5<br>Default Value: 0        |
|      |            | <b>0x0: DSI_OE_OUT0:</b> synchronized dsi oe output 0 |
|      |            | <b>0x1: DSI_OE_OUT1:</b> synchronized dsi oe output 1 |
|      |            | <b>0x2: DSI_OE_OUT2:</b> synchronized dsi oe output 2 |
|      |            | <b>0x3: DSI_OE_OUT3:</b> synchronized dsi oe output 3 |
| 1:0  | PA_OE_SEL4 | Data selection for PA oe 4<br>Default Value: 0        |
|      |            |                                                       |



#### 19.1.14 UDB\_PA\_CFG13 (continued)

0x0: DSI\_OE\_OUT0:

synchronized dsi oe output 0

0x1: DSI\_OE\_OUT1:

synchronized dsi oe output 1

0x2: DSI\_OE\_OUT2:

synchronized dsi oe output 2

0x3: DSI\_OE\_OUT3:

synchronized dsi oe output 3



## 19.1.15 UDB\_PA\_CFG14

PA OE Sync Register Address: 0x400F500E Retention: Retained

| Bits      | 7       | 6          | 5       | 4          | 3                         | 2 | 1       | 0          |
|-----------|---------|------------|---------|------------|---------------------------|---|---------|------------|
| SW Access | RW      |            | RW      |            | RW                        |   | RW      |            |
| HW Access | R       |            | R       |            | R                         |   | R       |            |
| Name      | PA_OE_S | YNC3 [7:6] | PA_OE_S | YNC2 [5:4] | PA_OE_SYNC1 [3:2] PA_OE_S |   | PA_OE_S | YNC0 [1:0] |

| Bits | Name        | Description                                               |
|------|-------------|-----------------------------------------------------------|
| 7:6  | PA_OE_SYNC3 | Synchronization options for dsi_to_oe[3] Default Value: 0 |
|      |             | 0x0: TRANSPARENT: transparent                             |
|      |             | 0x1: SINGLESYNC: single sync                              |
|      |             | 0x2: CONSTANT1:                                           |
|      |             | 0x3: CONSTANTO:                                           |
| 5:4  | PA_OE_SYNC2 | Synchronization options for dsi_to_oe[2] Default Value: 0 |
|      |             | 0x0: TRANSPARENT: transparent                             |
|      |             | 0x1: SINGLESYNC: single sync                              |
|      |             | <b>0x2: CONSTANT1:</b> 1                                  |
|      |             | <b>0x3: CONSTANT0:</b><br>0                               |
| 3:2  | PA_OE_SYNC1 | Synchronization options for dsi_to_oe[1] Default Value: 0 |
|      |             | 0x0: TRANSPARENT: transparent                             |
|      |             | 0x1: SINGLESYNC: single sync                              |
|      |             | <b>0x2: CONSTANT1:</b> 1                                  |
|      |             | <b>0x3: CONSTANT0:</b> 0                                  |
| 1:0  | PA_OE_SYNC0 | Synchronization options for dsi_to_oe[0] Default Value: 0 |
|      |             |                                                           |



#### 19.1.15 UDB\_PA\_CFG14 (continued)

0x0: TRANSPARENT:

transparent

0x1: SINGLESYNC:

single sync

0x2: CONSTANT1:

1

0x3: CONSTANT0:

0

# 20 UDB Routing Registers



This section discusses the UDB Routing registers. It lists all the registers in mapping tables, in address order.

### 20.1 Register Details

| Register Name      | Address    |
|--------------------|------------|
| UDB_P_ROUTE_HC     | 0x400F3100 |
| UDB_P_ROUTE_HV_L   | 0x400F3180 |
| UDB_P_ROUTE_HS     | 0x400F3190 |
| UDB_P_ROUTE_HV_R   | 0x400F31A8 |
| UDB_P_ROUTE_PLD0IN | 0x400F31C0 |
| UDB_P_ROUTE_PLD1IN | 0x400F31CA |
| UDB_P_ROUTE_DPIN0  | 0x400F31D0 |
| UDB_P_ROUTE_DPIN1  | 0x400F31D2 |
| UDB_P_ROUTE_SCIN   | 0x400F31D6 |
| UDB_P_ROUTE_SCIOIN | 0x400F31D8 |
| UDB_P_ROUTE_RCIN   | 0x400F31DE |
| UDB_P_ROUTE_VS     | 0x400F31E0 |



#### 20.1.1 UDB\_P\_ROUTE\_HC

UDB Channel HC Tile Configuration; Horizontal Channel

Address: 0x400F3100 Retention: Retained

| Bits      | 7 | 6  | 5 | 4        | 3           | 2 | 1 | 0 |  |  |
|-----------|---|----|---|----------|-------------|---|---|---|--|--|
| SW Access |   | RW |   |          |             |   |   |   |  |  |
| HW Access |   | R  |   |          |             |   |   |   |  |  |
| Name      |   |    |   | ROUTE_HC | _BYTE [7:0] |   |   |   |  |  |

 Bits
 Name
 Description

 7:0
 ROUTE\_HC\_BYTE
 RAM configuration bytes for channel Default Value: X



### 20.1.2 UDB\_P\_ROUTE\_HV\_L

UDB Channel HV Tile Configuration; Left

Address: 0x400F3180 Retention: Retained

| Bits      | 7 | 6  | 5 | 4        | 3           | 2 | 1 | 0 |  |  |
|-----------|---|----|---|----------|-------------|---|---|---|--|--|
| SW Access |   | RW |   |          |             |   |   |   |  |  |
| HW Access |   | R  |   |          |             |   |   |   |  |  |
| Name      |   |    |   | ROUTE_HV | _BYTE [7:0] |   |   |   |  |  |

 Bits
 Name
 Description

 7:0
 ROUTE\_HV\_BYTE
 RAM configuration bytes for channel Default Value: X



#### 20.1.3 UDB\_P\_ROUTE\_HS

UDB Channel HS Tile Configuration; Horizontal Segmentation

Address: 0x400F3190 Retention: Retained

| Bits      | 7 | 6  | 5 | 4        | 3           | 2 | 1 | 0 |  |  |
|-----------|---|----|---|----------|-------------|---|---|---|--|--|
| SW Access |   | RW |   |          |             |   |   |   |  |  |
| HW Access |   | R  |   |          |             |   |   |   |  |  |
| Name      |   |    |   | ROUTE_HS | _BYTE [7:0] |   |   |   |  |  |

 Bits
 Name
 Description

 7:0
 ROUTE\_HS\_BYTE
 RAM configuration bytes for channel Default Value: X



#### 20.1.4 UDB\_P\_ROUTE\_HV\_R

UDB Channel HV Tile Configuration; Right

Address: 0x400F31A8
Retention: Retained

| Bits      | 7 | 6  | 5 | 4        | 3           | 2 | 1 | 0 |  |  |
|-----------|---|----|---|----------|-------------|---|---|---|--|--|
| SW Access |   | RW |   |          |             |   |   |   |  |  |
| HW Access |   | R  |   |          |             |   |   |   |  |  |
| Name      |   |    |   | ROUTE_HV | _BYTE [7:0] |   |   |   |  |  |

 Bits
 Name
 Description

 7:0
 ROUTE\_HV\_BYTE
 RAM configuration bytes for channel Default Value: X



### 20.1.5 UDB\_P\_ROUTE\_PLD0IN

UDB Channel PI Tile Configuration; PLD Input

Address: 0x400F31C0 Retention: Retained

| Bits      | 7                  | 6           | 5  | 4  | 3                  | 2  | 1 | 0 |
|-----------|--------------------|-------------|----|----|--------------------|----|---|---|
| SW Access |                    | R           | W  |    | RW                 |    |   |   |
| HW Access | R R                |             |    |    |                    | ?  |   |   |
| Name      | ROUTE_PI_BOT [7:4] |             |    |    | ROUTE_PI_TOP [3:0] |    |   |   |
| Bits      | 15                 | 14          | 13 | 12 | 11                 | 10 | 9 | 8 |
| SW Access |                    |             |    | No | ne                 |    |   |   |
| HW Access |                    | None        |    |    |                    |    |   |   |
| Name      |                    | None [15:8] |    |    |                    |    |   |   |

| Bits | Name         | Description                                                                           |
|------|--------------|---------------------------------------------------------------------------------------|
| 7:4  | ROUTE_PI_BOT | RAM configuration nibble for BOTTOM UDB port interface configuration Default Value: X |
| 3:0  | ROUTE_PI_TOP | RAM configuration nibble for TOP UDB port interface configuration Default Value: X    |



### 20.1.6 UDB\_P\_ROUTE\_PLD1IN

UDB Channel PI Tile Configuration; PLD Input

Address: 0x400F31CA Retention: Retained

| Bits      | 7                  | 6           | 5  | 4  | 3                  | 2  | 1 | 0 |
|-----------|--------------------|-------------|----|----|--------------------|----|---|---|
| SW Access |                    | R           | W  |    | RW                 |    |   |   |
| HW Access | R R                |             |    |    |                    | ?  |   |   |
| Name      | ROUTE_PI_BOT [7:4] |             |    |    | ROUTE_PI_TOP [3:0] |    |   |   |
| Bits      | 15                 | 14          | 13 | 12 | 11                 | 10 | 9 | 8 |
| SW Access |                    |             |    | No | ne                 |    |   |   |
| HW Access |                    | None        |    |    |                    |    |   |   |
| Name      |                    | None [15:8] |    |    |                    |    |   |   |

| Bits | Name         | Description                                                                           |
|------|--------------|---------------------------------------------------------------------------------------|
| 7:4  | ROUTE_PI_BOT | RAM configuration nibble for BOTTOM UDB port interface configuration Default Value: X |
| 3:0  | ROUTE_PI_TOP | RAM configuration nibble for TOP UDB port interface configuration Default Value: X    |



### 20.1.7 UDB\_P\_ROUTE\_DPIN0

UDB Channel PI Tile Configuration; Datapath Input

Address: 0x400F31D0 Retention: Retained

| Bits      | 7 | 6       | 5           | 4 | 3                  | 2 | 1 | 0 |  |
|-----------|---|---------|-------------|---|--------------------|---|---|---|--|
| SW Access |   | R       | W           |   | RW                 |   |   |   |  |
| HW Access | R |         |             |   | R                  |   |   |   |  |
| Name      |   | ROUTE_P | I_BOT [7:4] |   | ROUTE_PI_TOP [3:0] |   |   |   |  |

| Bits | Name         | Description                                                                           |
|------|--------------|---------------------------------------------------------------------------------------|
| 7:4  | ROUTE_PI_BOT | RAM configuration nibble for BOTTOM UDB port interface configuration Default Value: X |
| 3:0  | ROUTE_PI_TOP | RAM configuration nibble for TOP UDB port interface configuration Default Value: X    |



### 20.1.8 UDB\_P\_ROUTE\_DPIN1

UDB Channel PI Tile Configuration; Datapath Input

Address: 0x400F31D2 Retention: Retained

| Bits            | 7           | 6                   | 5  | 4                   | 3  | 2          | 1    | 0 |
|-----------------|-------------|---------------------|----|---------------------|----|------------|------|---|
| SW Access       | Access None |                     | RW |                     | RW |            | None |   |
| HW Access       | No          | ne                  | F  | ₹                   | R  |            | None |   |
| Name None [7:6] |             | ROUTE_PI_BOT2 [5:4] |    | ROUTE_PI_TOP2 [3:2] |    | None [1:0] |      |   |

| Bits | Name          | Description                                                                             |
|------|---------------|-----------------------------------------------------------------------------------------|
| 5:4  | ROUTE_PI_BOT2 | RAM configuration bits (2) for BOTTOM UDB port interface configuration Default Value: X |
| 3:2  | ROUTE_PI_TOP2 | RAM configuration bits (2) for TOP UDB port interface configuration Default Value: X    |



### 20.1.9 UDB\_P\_ROUTE\_SCIN

UDB Channel PI Tile Configuration; Status / Control Blocks Input Control

Address: 0x400F31D6 Retention: Retained

| Bits      | 7 | 6       | 5           | 4 | 3  | 2       | 1           | 0 |  |
|-----------|---|---------|-------------|---|----|---------|-------------|---|--|
| SW Access |   | R       | W           |   | RW |         |             |   |  |
| HW Access |   | F       | ₹           |   | R  |         |             |   |  |
| Name      |   | ROUTE_P | I_BOT [7:4] |   |    | ROUTE_P | I_TOP [3:0] |   |  |

| Bits | Name         | Description                                                                           |
|------|--------------|---------------------------------------------------------------------------------------|
| 7:4  | ROUTE_PI_BOT | RAM configuration nibble for BOTTOM UDB port interface configuration Default Value: X |
| 3:0  | ROUTE_PI_TOP | RAM configuration nibble for TOP UDB port interface configuration Default Value: X    |



### 20.1.10 UDB\_P\_ROUTE\_SCIOIN

UDB Channel PI Tile Configuration; Status / Control Blocks Input / Output Control

Address: 0x400F31D8 Retention: Retained

| Bits      | 7 | 6       | 5           | 4 | 3  | 2       | 1           | 0 |  |
|-----------|---|---------|-------------|---|----|---------|-------------|---|--|
| SW Access |   | R       | W           |   | RW |         |             |   |  |
| HW Access |   | F       | ₹           |   | R  |         |             |   |  |
| Name      |   | ROUTE_P | I_BOT [7:4] |   |    | ROUTE_P | I_TOP [3:0] |   |  |

| Bits | Name         | Description                                                                           |
|------|--------------|---------------------------------------------------------------------------------------|
| 7:4  | ROUTE_PI_BOT | RAM configuration nibble for BOTTOM UDB port interface configuration Default Value: X |
| 3:0  | ROUTE_PI_TOP | RAM configuration nibble for TOP UDB port interface configuration Default Value: X    |



### 20.1.11 UDB\_P\_ROUTE\_RCIN

UDB Channel PI Tile Configuration; Reset and Clock Blocks Input Control

Address: 0x400F31DE Retention: Retained

| Bits      | 7  | 6       | 5           | 4 | 3  | 2       | 1           | 0 |  |
|-----------|----|---------|-------------|---|----|---------|-------------|---|--|
| SW Access | RW |         |             |   | RW |         |             |   |  |
| HW Access |    | ı       | ₹           |   | R  |         |             |   |  |
| Name      |    | ROUTE_P | I_BOT [7:4] |   |    | ROUTE_P | I_TOP [3:0] |   |  |

| Bits | Name         | Description                                                                           |
|------|--------------|---------------------------------------------------------------------------------------|
| 7:4  | ROUTE_PI_BOT | RAM configuration nibble for BOTTOM UDB port interface configuration Default Value: X |
| 3:0  | ROUTE_PI_TOP | RAM configuration nibble for TOP UDB port interface configuration Default Value: X    |



### 20.1.12 UDB\_P\_ROUTE\_VS

UDB Channel VS Tile Configuration; Vertical Segmentation

Address: 0x400F31E0 Retention: Retained

| Bits      | 7                  | 6    | 5  | 4                  | 3      | 2  | 1 | 0 |
|-----------|--------------------|------|----|--------------------|--------|----|---|---|
| SW Access |                    | R    | W  |                    | RW     |    |   |   |
| HW Access |                    | R R  |    |                    |        |    |   |   |
| Name      | ROUTE_VS_BOT [7:4] |      |    | ROUTE_VS_TOP [3:0] |        |    |   |   |
| Bits      | 15                 | 14   | 13 | 12                 | 11     | 10 | 9 | 8 |
| SW Access |                    | None |    |                    |        |    |   |   |
| HW Access |                    | None |    |                    |        |    |   |   |
| Name      |                    |      |    | None               | [15:8] |    |   |   |

| Bits | Name         | Description                                                                                  |
|------|--------------|----------------------------------------------------------------------------------------------|
| 7:4  | ROUTE_VS_BOT | RAM configuration nibble for BOTTOM UDB vertical segmentation configuration Default Value: X |
| 3:0  | ROUTE_VS_TOP | RAM configuration nibble for TOP UDB vertical segmentation configuration Default Value: X    |

# 21 UDB 8-bit Working Registers



This section discusses the UDB 8-bit Working registers. It lists all the registers in mapping tables, in address order.

### 21.1 Register Details

| Register Name | Address    |
|---------------|------------|
| UDB_W8_A0     | 0x400F0000 |
| UDB_W8_A1     | 0x400F0010 |
| UDB_W8_D0     | 0x400F0020 |
| UDB_W8_D1     | 0x400F0030 |
| UDB_W8_F0     | 0x400F0040 |
| UDB_W8_F1     | 0x400F0050 |
| UDB_W8_ST     | 0x400F0060 |
| UDB_W8_CTL    | 0x400F0070 |
| UDB_W8_MSK    | 0x400F0080 |
| UDB_W8_ACTL   | 0x400F0090 |
| UDB_W8_MC     | 0x400F00A0 |



#### 21.1.1 UDB\_W8\_A0

Accumulator 0

Address: 0x400F0000 Retention: Not Retained

| Bits      | 7 | 6  | 5 | 4    | 3       | 2 | 1 | 0 |  |  |
|-----------|---|----|---|------|---------|---|---|---|--|--|
| SW Access |   | RW |   |      |         |   |   |   |  |  |
| HW Access |   | RW |   |      |         |   |   |   |  |  |
| Name      |   |    |   | W8_A | 0 [7:0] |   |   |   |  |  |

BitsNameDescription7:0W8\_A0Accumulator 0<br/>Default Value: 0



#### 21.1.2 UDB\_W8\_A1

Accumulator 1

Address: 0x400F0010 Retention: Not Retained

| Bits      | 7 | 6  | 5 | 4    | 3       | 2 | 1 | 0 |  |  |
|-----------|---|----|---|------|---------|---|---|---|--|--|
| SW Access |   | RW |   |      |         |   |   |   |  |  |
| HW Access |   | RW |   |      |         |   |   |   |  |  |
| Name      |   |    |   | W8_A | 1 [7:0] |   |   |   |  |  |

BitsNameDescription7:0W8\_A1Accumulator 1<br/>Default Value: 0



#### 21.1.3 UDB\_W8\_D0

Data 0

Address: 0x400F0020 Retention: Retained

| Bits      | 7 | 6  | 5 | 4    | 3       | 2 | 1 | 0 |  |  |
|-----------|---|----|---|------|---------|---|---|---|--|--|
| SW Access |   | RW |   |      |         |   |   |   |  |  |
| HW Access |   | RW |   |      |         |   |   |   |  |  |
| Name      |   |    |   | W8_D | 0 [7:0] |   |   |   |  |  |

 Bits
 Name
 Description

 7:0
 W8\_D0
 Data 0

 Page 11 Value
 Data 0

Default Value: 0



#### 21.1.4 UDB\_W8\_D1

Data 1

Address: 0x400F0030 Retention: Retained

| Bits      | 7 | 6  | 5 | 4    | 3       | 2 | 1 | 0 |  |  |
|-----------|---|----|---|------|---------|---|---|---|--|--|
| SW Access |   | RW |   |      |         |   |   |   |  |  |
| HW Access |   | RW |   |      |         |   |   |   |  |  |
| Name      |   |    |   | W8_D | 1 [7:0] |   |   |   |  |  |

 Bits
 Name
 Description

 7:0
 W8\_D1
 Data 1

Default Value: 0



#### 21.1.5 UDB\_W8\_F0

FIFO 0

Address: 0x400F0040 Retention: Not Retained

| Bits      | 7 | 6  | 5 | 4    | 3       | 2 | 1 | 0 |  |
|-----------|---|----|---|------|---------|---|---|---|--|
| SW Access |   | RW |   |      |         |   |   |   |  |
| HW Access |   | RW |   |      |         |   |   |   |  |
| Name      |   |    |   | W8_F | 0 [7:0] |   |   |   |  |

 Bits
 Name
 Description

 7:0
 W8\_F0
 Fifo 0

Default Value: X



#### 21.1.6 UDB\_W8\_F1

FIFO 1

Address: 0x400F0050 Retention: Not Retained

| Bits      | 7 | 6  | 5 | 4    | 3       | 2 | 1 | 0 |  |  |
|-----------|---|----|---|------|---------|---|---|---|--|--|
| SW Access |   | RW |   |      |         |   |   |   |  |  |
| HW Access |   | RW |   |      |         |   |   |   |  |  |
| Name      |   |    |   | W8_F | 1 [7:0] |   |   |   |  |  |

 Bits
 Name
 Description

 7:0
 W8\_F1
 Fifo 1

Default Value: X



#### 21.1.7 UDB\_W8\_ST

Status Register

Address: 0x400F0060 Retention: Not Retained

| Bits      | 7 | 6 | 5 | 4    | 3       | 2 | 1 | 0 |  |  |
|-----------|---|---|---|------|---------|---|---|---|--|--|
| SW Access |   | R |   |      |         |   |   |   |  |  |
| HW Access |   | W |   |      |         |   |   |   |  |  |
| Name      |   |   |   | W8_S | T [7:0] |   |   |   |  |  |

BitsNameDescription7:0W8\_STStatus register<br/>Default Value: 0



#### 21.1.8 UDB\_W8\_CTL

Control Register

Address: 0x400F0070 Retention: Not Retained

| Bits      | 7 | 6            | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-----------|---|--------------|---|---|---|---|---|---|--|--|
| SW Access |   | RW           |   |   |   |   |   |   |  |  |
| HW Access |   | R            |   |   |   |   |   |   |  |  |
| Name      |   | W8_CTL [7:0] |   |   |   |   |   |   |  |  |

BitsNameDescription7:0W8\_CTLControl register<br/>Default Value: 0



#### 21.1.9 UDB\_W8\_MSK

Interrupt Mask

Address: 0x400F0080 Retention: Retained

| Bits      | 7    | 6 | 5  | 4 | 3            | 2 | 1 | 0 |  |
|-----------|------|---|----|---|--------------|---|---|---|--|
| SW Access | None |   | RW |   |              |   |   |   |  |
| HW Access | None |   |    |   | R            |   |   |   |  |
| Name      | None |   |    |   | W8_MSK [6:0] |   |   |   |  |

Bits Name Description

6:0 W8\_MSK Interrupt Mask Register

Default Value: 0



### 21.1.10 UDB\_W8\_ACTL

**Auxiliary Control** 

Address: 0x400F0090 Retention: Retained

| Bits      | 7          | 6 | 5                | 4             | 3                | 2                | 1                | 0                |
|-----------|------------|---|------------------|---------------|------------------|------------------|------------------|------------------|
| SW Access | None       |   | RW               | RW            | RW               | RW               | RW               | RW               |
| HW Access | None       |   | RW               | RW            | RW               | RW               | RW               | RW               |
| Name      | None [7:6] |   | W8_CNT_S<br>TART | W8_INT_E<br>N | W8_FIFO1_<br>LVL | W8_FIFO0_<br>LVL | W8_FIFO1_<br>CLR | W8_FIFO0_<br>CLR |

| Bits | Name         | Description                                                                        |
|------|--------------|------------------------------------------------------------------------------------|
| 5    | W8_CNT_START | Control Register Counter Enable<br>Default Value: 0                                |
|      |              | 0x0: DISABLE:<br>Counter disabled                                                  |
|      |              | 0x1: ENABLE: Counter enabled                                                       |
| 4    | W8_INT_EN    | enable interrupt<br>Default Value: 0                                               |
|      |              | 0x0: DISABLE:<br>Interrupt disabled                                                |
|      |              | 0x1: ENABLE:<br>Interrupt enabled                                                  |
| 3    | W8_FIFO1_LVL | FIFO fill status level control<br>Default Value: 0                                 |
|      |              | 0x0: NORMAL: input mode: FIFO not full; output mode: FIFO not empty                |
|      |              | 0x1: MID: input mode: FIFO at least 1/2 empty; output mode: FIFO at least 1/2 full |
| 2    | W8_FIFO0_LVL | FIFO fill status level control<br>Default Value: 0                                 |
|      |              | 0x0: NORMAL: input mode: FIFO not full; output mode: FIFO not empty                |
|      |              | 0x1: MID: input mode: FIFO at least 1/2 empty; output mode: FIFO at least 1/2 full |
| 1    | W8_FIFO1_CLR | FIFO clear<br>Default Value: 0                                                     |
|      |              | 0x0: NORMAL: Normal FIFO operation                                                 |
|      |              | 0x1: CLEAR:<br>Clear FIFO state                                                    |
| 0    | W8_FIFO0_CLR | FIFO clear<br>Default Value: 0                                                     |
|      |              |                                                                                    |



#### 21.1.10 UDB\_W8\_ACTL (continued)

**0x0: NORMAL:**Normal FIFO operation

**0x1: CLEAR:** Clear FIFO state



## 21.1.11 UDB\_W8\_MC

PLD Macrocell reading
Address: 0x400F00A0
Retention: Not Retained

| Bits      | 7 | 6       | 5         | 4 | 3  | 2       | 1          | 0 |  |  |
|-----------|---|---------|-----------|---|----|---------|------------|---|--|--|
| SW Access |   | F       | ₹         |   | R  |         |            |   |  |  |
| HW Access |   | R       | W         |   | RW |         |            |   |  |  |
| Name      |   | W8_PLD1 | _MC [7:4] |   |    | W8_PLD0 | D_MC [3:0] |   |  |  |

| Bits | Name       | Description                          |
|------|------------|--------------------------------------|
| 7:4  | W8_PLD1_MC | Read Macrocell 1<br>Default Value: 0 |
| 3:0  | W8_PLD0_MC | Read Macrocell 0<br>Default Value: 0 |

# 22 UDB 16-bit Concatenated Working Registers



This section discusses the UDB 16-bit Concatenated Working registers. It lists all the registers in mapping tables, in address order.

### 22.1 Register Details

| Register Name      | Address    |
|--------------------|------------|
| UDB_CAT16_A        | 0x400F1000 |
| UDB_CAT16_D        | 0x400F1040 |
| UDB_CAT16_F        | 0x400F1080 |
| UDB_CAT16_CTL_ST   | 0x400F10C0 |
| UDB_CAT16_ACTL_MSK | 0x400F1100 |
| UDB_CAT16_MC       | 0x400F1140 |



### 22.1.1 UDB\_CAT16\_A

Accumulator Registers {A1,A0}

Address: 0x400F1000 Retention: Not Retained

| Bits      | 7               | 6  | 5  | 4  | 3  | 2  | 1 | 0 |  |  |
|-----------|-----------------|----|----|----|----|----|---|---|--|--|
| SW Access |                 | RW |    |    |    |    |   |   |  |  |
| HW Access |                 | RW |    |    |    |    |   |   |  |  |
| Name      | CAT16_A0 [7:0]  |    |    |    |    |    |   |   |  |  |
| Bits      | 15              | 14 | 13 | 12 | 11 | 10 | 9 | 8 |  |  |
| SW Access |                 |    |    | R۱ | V  |    |   |   |  |  |
| HW Access |                 | RW |    |    |    |    |   |   |  |  |
| Name      | CAT16_A1 [15:8] |    |    |    |    |    |   |   |  |  |

| Bits   | Name     | Description                                |
|--------|----------|--------------------------------------------|
| 15 : 8 | CAT16_A1 | Accumulator 1 Register<br>Default Value: 0 |
| 7:0    | CAT16_A0 | Accumulator 0 Register Default Value: 0    |



#### 22.1.2 UDB\_CAT16\_D

Data Registers {D1,D0} Address: 0x400F1040 Retention: Retained

| Bits      | 7               | 6  | 5  | 4  | 3  | 2  | 1 | 0 |  |
|-----------|-----------------|----|----|----|----|----|---|---|--|
| SW Access |                 |    |    | R  | N  |    |   |   |  |
| HW Access |                 | RW |    |    |    |    |   |   |  |
| Name      | CAT16_D0 [7:0]  |    |    |    |    |    |   |   |  |
| Bits      | 15              | 14 | 13 | 12 | 11 | 10 | 9 | 8 |  |
| SW Access |                 |    |    | R  | N  |    |   |   |  |
| HW Access |                 | RW |    |    |    |    |   |   |  |
|           | CAT16_D1 [15:8] |    |    |    |    |    |   |   |  |

| Bits   | Name     | Description                         |
|--------|----------|-------------------------------------|
| 15 : 8 | CAT16_D1 | Data 1 Register<br>Default Value: 0 |
| 7:0    | CAT16_D0 | Data 0 Register<br>Default Value: 0 |



### 22.1.3 UDB\_CAT16\_F

FIFOs {F1,F0}

Address: 0x400F1080 Retention: Not Retained

| Bits      | 7               | 6  | 5  | 4  | 3  | 2  | 1 | 0 |  |
|-----------|-----------------|----|----|----|----|----|---|---|--|
| SW Access |                 |    |    | R  | W  |    |   |   |  |
| HW Access |                 | RW |    |    |    |    |   |   |  |
| Name      | CAT16_F0 [7:0]  |    |    |    |    |    |   |   |  |
| Bits      | 15              | 14 | 13 | 12 | 11 | 10 | 9 | 8 |  |
| SW Access |                 |    |    | R  | W  |    |   |   |  |
| HW Access |                 | RW |    |    |    |    |   |   |  |
|           | CAT16_F1 [15:8] |    |    |    |    |    |   |   |  |

| Bits   | Name     | Description                |
|--------|----------|----------------------------|
| 15 : 8 | CAT16_F1 | FIFO 1<br>Default Value: X |
| 7:0    | CAT16_F0 | FIFO 0<br>Default Value: X |



#### 22.1.4 UDB\_CAT16\_CTL\_ST

Status and Control Registers {CTL,ST}

Address: 0x400F10C0
Retention: Not Retained

| Bits      | 7              | 6  | 5  | 4       | 3         | 2  | 1 | 0 |  |  |
|-----------|----------------|----|----|---------|-----------|----|---|---|--|--|
| SW Access |                | R  |    |         |           |    |   |   |  |  |
| HW Access |                | W  |    |         |           |    |   |   |  |  |
| Name      | CAT16_ST [7:0] |    |    |         |           |    |   |   |  |  |
| Bits      | 15             | 14 | 13 | 12      | 11        | 10 | 9 | 8 |  |  |
| SW Access |                |    |    | RV      | V         |    |   |   |  |  |
| HW Access |                | R  |    |         |           |    |   |   |  |  |
| Name      |                |    |    | CAT16_C | TL [15:8] |    |   |   |  |  |

| Bits   | Name      | Description                          |
|--------|-----------|--------------------------------------|
| 15 : 8 | CAT16_CTL | Control Register<br>Default Value: 0 |
| 7:0    | CAT16_ST  | Status Register<br>Default Value: 0  |



#### 22.1.5 UDB\_CAT16\_ACTL\_MSK

Mask and Auxiliary Control Registers {ACTL,MSK}

Address: 0x400F1100 Retention: Retained

| Bits      | 7 | 6  | 5 | 4       | 3          | 2 | 1 | 0 |  |  |
|-----------|---|----|---|---------|------------|---|---|---|--|--|
| SW Access |   | RW |   |         |            |   |   |   |  |  |
| HW Access |   | R  |   |         |            |   |   |   |  |  |
| Name      |   |    |   | CAT16_N | //SK [7:0] |   |   |   |  |  |

| Bits      | 15           | 14 | 13                  | 12               | 11                  | 10                  | 9                   | 8                   |
|-----------|--------------|----|---------------------|------------------|---------------------|---------------------|---------------------|---------------------|
| SW Access | None         |    | RW                  | RW               | RW                  | RW                  | RW                  | RW                  |
| HW Access | None         |    | RW                  | RW               | RW                  | RW                  | RW                  | RW                  |
| Name      | None [15:14] |    | CAT16_CN<br>T_START | CAT16_INT<br>_EN | CAT16_FIF<br>O1_LVL | CAT16_FIF<br>O0_LVL | CAT16_FIF<br>O1_CLR | CAT16_FIF<br>O0_CLR |

| Bits | Name            | Description                                                                               |
|------|-----------------|-------------------------------------------------------------------------------------------|
| 13   | CAT16_CNT_START | Control Register Counter Enable<br>Default Value: 0                                       |
|      |                 | 0x0: DISABLE:<br>Counter disabled                                                         |
|      |                 | 0x1: ENABLE:<br>Counter enabled                                                           |
| 12   | CAT16_INT_EN    | enable interrupt<br>Default Value: 0                                                      |
|      |                 | 0x0: DISABLE:<br>Interrupt disabled                                                       |
|      |                 | 0x1: ENABLE: Interrupt enabled                                                            |
| 11   | CAT16_FIFO1_LVL | FIFO fill status level control<br>Default Value: 0                                        |
|      |                 | <b>0x0: NORMAL:</b> input mode: FIFO not full; output mode: FIFO not empty                |
|      |                 | <b>0x1: MID:</b> input mode: FIFO at least 1/2 empty; output mode: FIFO at least 1/2 full |
| 10   | CAT16_FIFO0_LVL | FIFO fill status level control<br>Default Value: 0                                        |
|      |                 | <b>0x0: NORMAL:</b> input mode: FIFO not full; output mode: FIFO not empty                |
|      |                 | 0x1: MID: input mode: FIFO at least 1/2 empty; output mode: FIFO at least 1/2 full        |
| 9    | CAT16_FIFO1_CLR | FIFO clear<br>Default Value: 0                                                            |



#### 22.1.5 UDB\_CAT16\_ACTL\_MSK (continued)

0x0: NORMAL:

Normal FIFO operation

0x1: CLEAR:

Clear FIFO state

8 CAT16\_FIFO0\_CLR FIFO clear

Default Value: 0

0x0: NORMAL:

Normal FIFO operation

0x1: CLEAR:

Clear FIFO state

7:0 CAT16\_MSK Interrupt Mask Register

Default Value: 0



#### 22.1.6 UDB\_CAT16\_MC

PLD Macrocell Read Registers {00,MC}

Address: 0x400F1140
Retention: Not Retained

| Bits      | 7                   | 6  | 5  | 4                   | 3  | 2  | 1 | 0 |
|-----------|---------------------|----|----|---------------------|----|----|---|---|
| SW Access | R                   |    |    |                     | R  |    |   |   |
| HW Access | W                   |    |    |                     | W  |    |   |   |
| Name      | CAT16_PLD1_MC [7:4] |    |    | CAT16_PLD0_MC [3:0] |    |    |   |   |
| Bits      | 15                  | 14 | 13 | 12                  | 11 | 10 | 9 | 8 |
| SW Access | None                |    |    |                     |    |    |   |   |
| HW Access | None                |    |    |                     |    |    |   |   |
| Name      | None [15:8]         |    |    |                     |    |    |   |   |

| Bits | Name          | Description                                      |
|------|---------------|--------------------------------------------------|
| 7:4  | CAT16_PLD1_MC | PLD1 Macrocell Read Register<br>Default Value: 0 |
| 3:0  | CAT16_PLD0_MC | PLD0 Macrocell Read Register Default Value: 0    |

# 23 UDB 16-bit Working Registers



This section discusses the UDB 16-bit Working registers of PSoC 4 device. It lists all the registers in mapping tables, in address order.

# 23.1 Register Details

| Register Name | Address    |
|---------------|------------|
| UDB_W16_A0    | 0x400F1000 |
| UDB_W16_A1    | 0x400F1020 |
| UDB_W16_D0    | 0x400F1040 |
| UDB_W16_D1    | 0x400F1060 |
| UDB_W16_F0    | 0x400F1080 |
| UDB_W16_F1    | 0x400F10A0 |
| UDB_W16_ST    | 0x400F10C0 |
| UDB_W16_CTL   | 0x400F10E0 |
| UDB_W16_MSK   | 0x400F1100 |
| UDB_W16_ACTL  | 0x400F1120 |
| UDB_W16_MC    | 0x400F1140 |



# 23.1.1 UDB\_W16\_A0

Accumulator 0

Address: 0x400F1000 Retention: Not Retained

| Bits      | 7  | 6               | 5  | 4        | 3         | 2  | 1 | 0 |  |  |  |
|-----------|----|-----------------|----|----------|-----------|----|---|---|--|--|--|
| SW Access |    | RW              |    |          |           |    |   |   |  |  |  |
| HW Access |    | RW              |    |          |           |    |   |   |  |  |  |
| Name      |    | W16_A0_LS [7:0] |    |          |           |    |   |   |  |  |  |
| Bits      | 15 | 14              | 13 | 12       | 11        | 10 | 9 | 8 |  |  |  |
| SW Access |    |                 |    | RV       | V         |    |   |   |  |  |  |
| HW Access |    |                 |    | RV       | V         |    |   |   |  |  |  |
| Name      |    |                 |    | W16_A0_I | MS [15:8] |    |   |   |  |  |  |

| Bits   | Name      | Description                                 |
|--------|-----------|---------------------------------------------|
| 15 : 8 | W16_A0_MS | Accumulator 0 for UDB[n+1] Default Value: 0 |
| 7:0    | W16_A0_LS | Accumulator 0 for UDB[n] Default Value: 0   |



# 23.1.2 UDB\_W16\_A1

Accumulator 1

Address: 0x400F1020 Retention: Not Retained

| Bits      | 7               | 6  | 5  | 4        | 3         | 2  | 1 | 0 |  |  |
|-----------|-----------------|----|----|----------|-----------|----|---|---|--|--|
| SW Access | RW              |    |    |          |           |    |   |   |  |  |
| HW Access |                 | RW |    |          |           |    |   |   |  |  |
| Name      | W16_A1_LS [7:0] |    |    |          |           |    |   |   |  |  |
| Bits      | 15              | 14 | 13 | 12       | 11        | 10 | 9 | 8 |  |  |
| SW Access |                 |    |    | RW       | V         |    |   |   |  |  |
| HW Access |                 |    |    | RW       | V         |    |   |   |  |  |
| Name      |                 |    |    | W16_A1_N | AC [45.0] |    |   |   |  |  |

| Bits   | Name      | Description                                 |
|--------|-----------|---------------------------------------------|
| 15 : 8 | W16_A1_MS | Accumulator 1 for UDB[n+1] Default Value: 0 |
| 7:0    | W16_A1_LS | Accumulator 1 for UDB[n] Default Value: 0   |



# 23.1.3 UDB\_W16\_D0

Data 0

Address: 0x400F1040 Retention: Retained

| Bits      | 7  | 6               | 5  | 4        | 3         | 2  | 1 | 0 |  |  |  |
|-----------|----|-----------------|----|----------|-----------|----|---|---|--|--|--|
| SW Access |    | RW              |    |          |           |    |   |   |  |  |  |
| HW Access |    | RW              |    |          |           |    |   |   |  |  |  |
| Name      |    | W16_D0_LS [7:0] |    |          |           |    |   |   |  |  |  |
| Bits      | 15 | 14              | 13 | 12       | 11        | 10 | 9 | 8 |  |  |  |
| SW Access |    |                 |    | RV       | V         |    |   |   |  |  |  |
| HW Access |    |                 |    | RV       | V         |    |   |   |  |  |  |
| Name      |    |                 |    | W16_D0_I | MS [15:8] |    |   |   |  |  |  |

| Bits   | Name      | Description                           |
|--------|-----------|---------------------------------------|
| 15 : 8 | W16_D0_MS | Data 0 for UDB[n+1] Default Value: 0  |
| 7:0    | W16_D0_LS | Data 0 for UDB[n]<br>Default Value: 0 |



# 23.1.4 UDB\_W16\_D1

Data 1

Address: 0x400F1060 Retention: Retained

| Bits      | 7  | 6               | 5  | 4        | 3         | 2  | 1 | 0 |  |  |
|-----------|----|-----------------|----|----------|-----------|----|---|---|--|--|
| SW Access |    | RW              |    |          |           |    |   |   |  |  |
| HW Access |    | RW              |    |          |           |    |   |   |  |  |
| Name      |    | W16_D1_LS [7:0] |    |          |           |    |   |   |  |  |
| Bits      | 15 | 14              | 13 | 12       | 11        | 10 | 9 | 8 |  |  |
| SW Access |    |                 |    | RV       | V         |    |   |   |  |  |
| HW Access |    |                 |    | RV       | V         |    |   |   |  |  |
| Name      |    |                 |    | W16_D1_l | MS [15:8] |    |   |   |  |  |

| Bits   | Name      | Description                             |
|--------|-----------|-----------------------------------------|
| 15 : 8 | W16_D1_MS | Data 1 for UDB[n+1]<br>Default Value: 0 |
| 7:0    | W16_D1_LS | Data 1 for UDB[n]<br>Default Value: 0   |



# 23.1.5 UDB\_W16\_F0

FIFO 0

Address: 0x400F1080 Retention: Not Retained

| Bits      | 7  | 6               | 5  | 4       | 3         | 2  | 1 | 0 |  |  |
|-----------|----|-----------------|----|---------|-----------|----|---|---|--|--|
| SW Access |    | RW              |    |         |           |    |   |   |  |  |
| HW Access |    | RW              |    |         |           |    |   |   |  |  |
| Name      |    | W16_F0_LS [7:0] |    |         |           |    |   |   |  |  |
| Bits      | 15 | 14              | 13 | 12      | 11        | 10 | 9 | 8 |  |  |
| SW Access |    |                 |    | R\      | N         |    |   |   |  |  |
| HW Access |    |                 |    | R\      | N         |    |   |   |  |  |
| Name      |    |                 |    | W16_F0_ | MC [4E:0] |    |   |   |  |  |

| Bits   | Name      | Description                             |
|--------|-----------|-----------------------------------------|
| 15 : 8 | W16_F0_MS | Fifo 0 for UDB[n+1]<br>Default Value: X |
| 7:0    | W16_F0_LS | Fifo 0 for UDB[n]<br>Default Value: X   |



# 23.1.6 UDB\_W16\_F1

FIFO 1

Address: 0x400F10A0
Retention: Not Retained

| Bits      | 7  | 6               | 5  | 4        | 3         | 2  | 1 | 0 |  |  |  |
|-----------|----|-----------------|----|----------|-----------|----|---|---|--|--|--|
| SW Access |    | RW              |    |          |           |    |   |   |  |  |  |
| HW Access |    | RW              |    |          |           |    |   |   |  |  |  |
| Name      |    | W16_F1_LS [7:0] |    |          |           |    |   |   |  |  |  |
| Bits      | 15 | 14              | 13 | 12       | 11        | 10 | 9 | 8 |  |  |  |
| SW Access |    |                 |    | RV       | V         |    |   |   |  |  |  |
| HW Access |    |                 |    | RV       | V         |    |   |   |  |  |  |
| Name      |    |                 |    | W16_F1_N | MS [15:8] |    |   |   |  |  |  |

| Bits   | Name      | Description                             |
|--------|-----------|-----------------------------------------|
| 15 : 8 | W16_F1_MS | Fifo 1 for UDB[n+1]<br>Default Value: X |
| 7:0    | W16_F1_LS | Fifo 1 for UDB[n]<br>Default Value: X   |



### 23.1.7 UDB\_W16\_ST

Status Register

Address: 0x400F10C0 Retention: Not Retained

| Bits      | 7                | 6  | 5  | 4       | 3        | 2  | 1 | 0 |
|-----------|------------------|----|----|---------|----------|----|---|---|
| SW Access | R                |    |    |         |          |    |   |   |
| HW Access | W                |    |    |         |          |    |   |   |
| Name      |                  |    |    | W16_ST_ | LS [7:0] |    |   |   |
| Bits      | 15               | 14 | 13 | 12      | 11       | 10 | 9 | 8 |
| SW Access | R                |    |    |         |          |    |   |   |
| HW Access | W                |    |    |         |          |    |   |   |
| Name      | W16_ST_MS [15:8] |    |    |         |          |    |   |   |

| Bits   | Name      | Description                                      |
|--------|-----------|--------------------------------------------------|
| 15 : 8 | W16_ST_MS | Status register for UDB[n+1]<br>Default Value: 0 |
| 7:0    | W16_ST_LS | Status register for UDB[n] Default Value: 0      |



# 23.1.8 UDB\_W16\_CTL

Control Register

Address: 0x400F10E0 Retention: Not Retained

| Bits      | 7                 | 6  | 5  | 4  | 3  | 2  | 1 | 0 |
|-----------|-------------------|----|----|----|----|----|---|---|
| SW Access |                   |    |    | RV | V  |    |   |   |
| HW Access |                   | R  |    |    |    |    |   |   |
| Name      | W16_CTL_LS [7:0]  |    |    |    |    |    |   |   |
| Bits      | 15                | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| SW Access | RW                |    |    |    |    |    |   |   |
| HW Access | R                 |    |    |    |    |    |   |   |
| Name      | W16_CTL_MS [15:8] |    |    |    |    |    |   |   |

| Bits   | Name       | Description                                       |
|--------|------------|---------------------------------------------------|
| 15 : 8 | W16_CTL_MS | Control register for UDB[n+1]<br>Default Value: 0 |
| 7:0    | W16_CTL_LS | Control register for UDB[n] Default Value: 0      |



# 23.1.9 UDB\_W16\_MSK

Interrupt Mask

Address: 0x400F1100 Retention: Retained

| Bits      | 7    | 6  | 5                | 4  | 3  | 2  | 1 | 0 |
|-----------|------|----|------------------|----|----|----|---|---|
| SW Access | None |    | RW               |    |    |    |   |   |
| HW Access | None |    | R                |    |    |    |   |   |
| Name      | None |    | W16_MSK_LS [6:0] |    |    |    |   |   |
| Bits      | II   |    |                  |    |    |    | _ | _ |
| Dits      | 15   | 14 | 13               | 12 | 11 | 10 | 9 | 8 |
| SW Access | None | 14 | 13               | 12 | RW | 10 | 9 | 8 |
|           |      | 14 | 13               | 12 |    | 10 | 9 | 8 |

| Bits   | Name       | Description                                 |
|--------|------------|---------------------------------------------|
| 14 : 8 | W16_MSK_MS | Interrupt Mask Register<br>Default Value: 0 |
| 6:0    | W16_MSK_LS | Interrupt Mask Register<br>Default Value: 0 |



# 23.1.10 UDB\_W16\_ACTL

**Auxiliary Control** 

Address: 0x400F1120 Retention: Retained

| Bits      | 7    | 6       | 5                    | 4                 | 3                    | 2                    | 1                    | 0                    |
|-----------|------|---------|----------------------|-------------------|----------------------|----------------------|----------------------|----------------------|
| SW Access | No   | one     | RW                   | RW                | RW                   | RW                   | RW                   | RW                   |
| HW Access | No   | one     | RW                   | RW                | RW                   | RW                   | RW                   | RW                   |
| Name      | None | e [7:6] | W16_CNT_<br>START_LS | W16_INT_E<br>N_LS | W16_FIFO1<br>_LVL_LS | W16_FIFO0<br>_LVL_LS | W16_FIFO1<br>_CLR_LS | W16_FIFO0<br>_CLR_LS |
| Bits      | 15   | 14      | 13                   | 12                | 11                   | 10                   | 9                    | 8                    |
| SW Access | No   | ne      | RW                   | RW                | RW                   | RW                   | RW                   | RW                   |
| HW Access | No   | one     | RW                   | RW                | RW                   | RW                   | RW                   | RW                   |
| Name      | None | [15:14] | W16_CNT_<br>START_MS | W16_INT_E<br>N_MS | W16_FIFO1<br>_LVL_MS | W16_FIFO0<br>_LVL_MS | W16_FIFO1<br>_CLR_MS | W16_FIFO0<br>_CLR_MS |

| Bits | Name             | Description                                                                        |
|------|------------------|------------------------------------------------------------------------------------|
| 13   | W16_CNT_START_MS | Control Register Counter Enable<br>Default Value: 0                                |
|      |                  | 0x0: DISABLE:<br>Counter disabled                                                  |
|      |                  | 0x1: ENABLE: Counter enabled                                                       |
| 12   | W16_INT_EN_MS    | enable interrupt<br>Default Value: 0                                               |
|      |                  | 0x0: DISABLE:<br>Interrupt disabled                                                |
|      |                  | 0x1: ENABLE: Interrupt enabled                                                     |
| 11   | W16_FIFO1_LVL_MS | FIFO fill status level control<br>Default Value: 0                                 |
|      |                  | 0x0: NORMAL: input mode: FIFO not full; output mode: FIFO not empty                |
|      |                  | 0x1: MID: input mode: FIFO at least 1/2 empty; output mode: FIFO at least 1/2 full |
| 10   | W16_FIFO0_LVL_MS | FIFO fill status level control<br>Default Value: 0                                 |
|      |                  | 0x0: NORMAL: input mode: FIFO not full; output mode: FIFO not empty                |
|      |                  | 0x1: MID: input mode: FIFO at least 1/2 empty; output mode: FIFO at least 1/2 full |



#### 23.1.10 UDB\_W16\_ACTL (continued)

| 9 | W16_FIFO1_CLR_MS | FIFO clear<br>Default Value: 0                                                     |
|---|------------------|------------------------------------------------------------------------------------|
|   |                  | 0x0: NORMAL:<br>Normal FIFO operation                                              |
|   |                  | 0x1: CLEAR:<br>Clear FIFO state                                                    |
| 8 | W16_FIFO0_CLR_MS | FIFO clear<br>Default Value: 0                                                     |
|   |                  | 0x0: NORMAL:<br>Normal FIFO operation                                              |
|   |                  | 0x1: CLEAR:<br>Clear FIFO state                                                    |
| 5 | W16_CNT_START_LS | Control Register Counter Enable<br>Default Value: 0                                |
|   |                  | <b>0x0: DISABLE:</b> Counter disabled                                              |
|   |                  | 0x1: ENABLE: Counter enabled                                                       |
| 4 | W16_INT_EN_LS    | enable interrupt<br>Default Value: 0                                               |
|   |                  | 0x0: DISABLE:<br>Interrupt disabled                                                |
|   |                  | 0x1: ENABLE:<br>Interrupt enabled                                                  |
| 3 | W16_FIFO1_LVL_LS | FIFO fill status level control<br>Default Value: 0                                 |
|   |                  | 0x0: NORMAL: input mode: FIFO not full; output mode: FIFO not empty                |
|   |                  | 0x1: MID: input mode: FIFO at least 1/2 empty; output mode: FIFO at least 1/2 full |
| 2 | W16_FIFO0_LVL_LS | FIFO fill status level control<br>Default Value: 0                                 |
|   |                  | 0x0: NORMAL: input mode: FIFO not full; output mode: FIFO not empty                |
|   |                  | 0x1: MID: input mode: FIFO at least 1/2 empty; output mode: FIFO at least 1/2 full |
| 1 | W16_FIFO1_CLR_LS | FIFO clear<br>Default Value: 0                                                     |
|   |                  | 0x0: NORMAL:<br>Normal FIFO operation                                              |
|   |                  | 0x1: CLEAR:<br>Clear FIFO state                                                    |
| 0 | W16_FIFO0_CLR_LS | FIFO clear<br>Default Value: 0                                                     |
|   |                  |                                                                                    |



#### 23.1.10 UDB\_W16\_ACTL (continued)

**0x0: NORMAL:**Normal FIFO operation

**0x1: CLEAR:** Clear FIFO state



# 23.1.11 UDB\_W16\_MC

PLD Macrocell reading
Address: 0x400F1140
Retention: Not Retained

| Bits      | 7                      | 6  | 5  | 4                     | 3  | 2  | 1 | 0 |
|-----------|------------------------|----|----|-----------------------|----|----|---|---|
| SW Access |                        |    | R  |                       | R  |    |   |   |
| HW Access | RW                     |    |    | RW                    |    |    |   |   |
| Name      | W16_PLD1_MC_LS [7:4]   |    |    | W16_PLD0_MC_LS [3:0]  |    |    |   |   |
| Bits      | 15                     | 14 | 13 | 12                    | 11 | 10 | 9 | 8 |
| SW Access |                        | R  |    |                       | R  |    |   |   |
| HW Access |                        | RW |    |                       | RW |    |   |   |
| Name      | W16_PLD1_MC_MS [15:12] |    |    | W16_PLD0_MC_MS [11:8] |    |    |   |   |

| Bits    | Name           | Description                                       |
|---------|----------------|---------------------------------------------------|
| 15 : 12 | W16_PLD1_MC_MS | Read Macrocell 1 for UDB[n+1]<br>Default Value: 0 |
| 11 : 8  | W16_PLD0_MC_MS | Read Macrocell 0 for UDB[n+1]<br>Default Value: 0 |
| 7:4     | W16_PLD1_MC_LS | Read Macrocell 1 for UDB[n] Default Value: 0      |
| 3:0     | W16_PLD0_MC_LS | Read Macrocell 0 for UDB[n] Default Value: 0      |

# 24 UDB 32-bit Working Registers



This section discusses the UDB 32-bit Working registers. It lists all the registers in mapping tables, in address order.

# 24.1 Register Details

| Register Name | Address    |
|---------------|------------|
| UDB_W32_A0    | 0x400F2000 |
| UDB_W32_A1    | 0x400F2040 |
| UDB_W32_D0    | 0x400F2080 |
| UDB_W32_D1    | 0x400F20C0 |
| UDB_W32_F0    | 0x400F2100 |
| UDB_W32_F1    | 0x400F2140 |
| UDB_W32_ST    | 0x400F2180 |
| UDB_W32_CTL   | 0x400F21C0 |
| UDB_W32_MSK   | 0x400F2200 |
| UDB_W32_ACTL  | 0x400F2240 |
| UDB_W32_MC    | 0x400F2280 |



# 24.1.1 UDB\_W32\_A0

Accumulator 0

Address: 0x400F2000 Retention: Not Retained

| Bits      | 7               | 6                     | 5  | 4       | 3         | 2  | 1  | 0  |  |  |  |
|-----------|-----------------|-----------------------|----|---------|-----------|----|----|----|--|--|--|
| SW Access | RW              |                       |    |         |           |    |    |    |  |  |  |
| HW Access |                 |                       |    | R\      | N         |    |    |    |  |  |  |
| Name      |                 |                       |    | W32_A0  | 0_0 [7:0] |    |    |    |  |  |  |
| Bits      | 15              | 15 14 13 12 11 10 9 8 |    |         |           |    |    |    |  |  |  |
| SW Access |                 |                       |    | R\      | N         |    |    |    |  |  |  |
| HW Access |                 |                       |    | R\      | N         |    |    |    |  |  |  |
| Name      | W32_A0_1 [15:8] |                       |    |         |           |    |    |    |  |  |  |
| Bits      | 23              | 22                    | 21 | 20      | 19        | 18 | 17 | 16 |  |  |  |
| SW Access |                 |                       |    | R\      | N         |    |    |    |  |  |  |
| HW Access |                 |                       |    | R\      | N         |    |    |    |  |  |  |
| Name      |                 |                       |    | W32_A0_ | 2 [23:16] |    |    |    |  |  |  |
| Bits      | 31              | 30                    | 29 | 28      | 27        | 26 | 25 | 24 |  |  |  |
| SW Access |                 |                       |    | R۱      | N         |    |    |    |  |  |  |
| HW Access |                 |                       |    | R\      | N         |    |    |    |  |  |  |
| Name      |                 |                       |    | W32_A0_ | 3 [31:24] |    |    |    |  |  |  |

| Bits    | Name     | Description                                    |
|---------|----------|------------------------------------------------|
| 31 : 24 | W32_A0_3 | Accumulator 0 for UDB[n+3] Default Value: 0    |
| 23 : 16 | W32_A0_2 | Accumulator 0 for UDB[n+2]<br>Default Value: 0 |
| 15 : 8  | W32_A0_1 | Accumulator 0 for UDB[n+1] Default Value: 0    |
| 7:0     | W32_A0_0 | Accumulator 0 for UDB[n] Default Value: 0      |



### 24.1.2 UDB\_W32\_A1

Accumulator 1

Address: 0x400F2040 Retention: Not Retained

| Bits      | 7               | 6                     | 5  | 4       | 3         | 2  | 1  | 0  |  |  |  |
|-----------|-----------------|-----------------------|----|---------|-----------|----|----|----|--|--|--|
| SW Access | RW              |                       |    |         |           |    |    |    |  |  |  |
| HW Access | RW              |                       |    |         |           |    |    |    |  |  |  |
| Name      |                 |                       |    | W32_A1  | _0 [7:0]  |    |    |    |  |  |  |
| Bits      | 15              | 15 14 13 12 11 10 9 8 |    |         |           |    |    |    |  |  |  |
| SW Access |                 |                       |    | R       | N         |    |    |    |  |  |  |
| HW Access |                 |                       |    | R\      | N         |    |    |    |  |  |  |
| Name      | W32_A1_1 [15:8] |                       |    |         |           |    |    |    |  |  |  |
| Bits      | 23              | 22                    | 21 | 20      | 19        | 18 | 17 | 16 |  |  |  |
| SW Access |                 |                       |    | R\      | W         |    |    |    |  |  |  |
| HW Access |                 |                       |    | R\      | W         |    |    |    |  |  |  |
| Name      |                 |                       |    | W32_A1_ | 2 [23:16] |    |    |    |  |  |  |
| Bits      | 31              | 30                    | 29 | 28      | 27        | 26 | 25 | 24 |  |  |  |
| SW Access |                 |                       |    | R\      | W         |    |    |    |  |  |  |
| HW Access |                 |                       |    | R\      | W         |    |    |    |  |  |  |
| Name      |                 |                       |    | W32_A1_ | 3 [31:24] |    |    |    |  |  |  |

| Bits    | Name     | Description                                 |
|---------|----------|---------------------------------------------|
| 31 : 24 | W32_A1_3 | Accumulator 1 for UDB[n+3] Default Value: 0 |
| 23 : 16 | W32_A1_2 | Accumulator 1 for UDB[n+2] Default Value: 0 |
| 15 : 8  | W32_A1_1 | Accumulator 1 for UDB[n+1] Default Value: 0 |
| 7:0     | W32_A1_0 | Accumulator 1 for UDB[n] Default Value: 0   |



# 24.1.3 UDB\_W32\_D0

Data 0

Address: 0x400F2080 Retention: Retained

| Bits      | 7               | 6                     | 5  | 4       | 3          | 2  | 1  | 0  |  |  |  |
|-----------|-----------------|-----------------------|----|---------|------------|----|----|----|--|--|--|
| SW Access | RW              |                       |    |         |            |    |    |    |  |  |  |
| HW Access |                 |                       |    | R'      | W          |    |    |    |  |  |  |
| Name      |                 |                       |    | W32_D0  | )_0 [7:0]  |    |    |    |  |  |  |
| Bits      | 15              | 15 14 13 12 11 10 9 8 |    |         |            |    |    |    |  |  |  |
| SW Access | RW              |                       |    |         |            |    |    |    |  |  |  |
| HW Access | RW              |                       |    |         |            |    |    |    |  |  |  |
| Name      | W32_D0_1 [15:8] |                       |    |         |            |    |    |    |  |  |  |
| Bits      | 23              | 22                    | 21 | 20      | 19         | 18 | 17 | 16 |  |  |  |
| SW Access |                 |                       |    | R'      | W          |    |    |    |  |  |  |
| HW Access |                 |                       |    | R'      | W          |    |    |    |  |  |  |
| Name      |                 |                       |    | W32_D0_ | _2 [23:16] |    |    |    |  |  |  |
| Bits      | 31              | 30                    | 29 | 28      | 27         | 26 | 25 | 24 |  |  |  |
| SW Access |                 |                       |    | R'      | W          |    |    |    |  |  |  |
| HW Access |                 |                       |    | R'      | W          |    |    |    |  |  |  |
| Name      |                 |                       |    | W32_D0_ | 3 [31:24]  |    |    |    |  |  |  |

| Bits    | Name     | Description                             |
|---------|----------|-----------------------------------------|
| 31 : 24 | W32_D0_3 | Data 0 for UDB[n+3]<br>Default Value: 0 |
| 23 : 16 | W32_D0_2 | Data 0 for UDB[n+2]<br>Default Value: 0 |
| 15 : 8  | W32_D0_1 | Data 0 for UDB[n+1]<br>Default Value: 0 |
| 7:0     | W32_D0_0 | Data 0 for UDB[n]<br>Default Value: 0   |



# 24.1.4 UDB\_W32\_D1

Data 1

Address: 0x400F20C0 Retention: Retained

| Bits      | 7               | 6                     | 5  | 4              | 3          | 2  | 1  | 0  |  |  |  |
|-----------|-----------------|-----------------------|----|----------------|------------|----|----|----|--|--|--|
| SW Access | RW              |                       |    |                |            |    |    |    |  |  |  |
| HW Access |                 |                       |    | R'             | W          |    |    |    |  |  |  |
| Name      |                 |                       |    | W32_D1         | _0 [7:0]   |    |    |    |  |  |  |
| Bits      | 15              | 15 14 13 12 11 10 9 8 |    |                |            |    |    |    |  |  |  |
| SW Access | RW              |                       |    |                |            |    |    |    |  |  |  |
| HW Access | RW              |                       |    |                |            |    |    |    |  |  |  |
| Name      | W32_D1_1 [15:8] |                       |    |                |            |    |    |    |  |  |  |
| Bits      | 23              | 22                    | 21 | 20             | 19         | 18 | 17 | 16 |  |  |  |
| SW Access |                 |                       |    | R              | W          |    |    |    |  |  |  |
| HW Access |                 |                       |    | R              | W          |    |    |    |  |  |  |
| Name      |                 |                       |    | W32_D1_        | _2 [23:16] |    |    |    |  |  |  |
| Bits      | 31              | 30                    | 29 | 28             | 27         | 26 | 25 | 24 |  |  |  |
| SW Access |                 |                       |    | R              | W          |    |    |    |  |  |  |
| HW Access |                 |                       |    | R <sup>1</sup> | W          |    |    |    |  |  |  |
| Name      |                 |                       |    | W32_D1_        | 3 [31:24]  |    |    |    |  |  |  |

| Bits    | Name     | Description                             |
|---------|----------|-----------------------------------------|
| 31 : 24 | W32_D1_3 | Data 1 for UDB[n+3]<br>Default Value: 0 |
| 23 : 16 | W32_D1_2 | Data 1 for UDB[n+2]<br>Default Value: 0 |
| 15 : 8  | W32_D1_1 | Data 1 for UDB[n+1]<br>Default Value: 0 |
| 7:0     | W32_D1_0 | Data 1 for UDB[n] Default Value: 0      |



### 24.1.5 UDB\_W32\_F0

FIFO 0

Address: 0x400F2100 Retention: Not Retained

| Bits      | 7               | 6                     | 5  | 4       | 3          | 2  | 1  | 0  |  |  |  |
|-----------|-----------------|-----------------------|----|---------|------------|----|----|----|--|--|--|
| SW Access | RW              |                       |    |         |            |    |    |    |  |  |  |
| HW Access |                 |                       |    | R       | W          |    |    |    |  |  |  |
| Name      |                 |                       |    | W32_F0  | )_0 [7:0]  |    |    |    |  |  |  |
| Bits      | 15              | 15 14 13 12 11 10 9 8 |    |         |            |    |    |    |  |  |  |
| SW Access | RW              |                       |    |         |            |    |    |    |  |  |  |
| HW Access | RW              |                       |    |         |            |    |    |    |  |  |  |
| Name      | W32_F0_1 [15:8] |                       |    |         |            |    |    |    |  |  |  |
| Bits      | 23              | 22                    | 21 | 20      | 19         | 18 | 17 | 16 |  |  |  |
| SW Access |                 |                       |    | R       | W          |    |    |    |  |  |  |
| HW Access |                 |                       |    | R       | W          |    |    |    |  |  |  |
| Name      |                 |                       |    | W32_F0_ | _2 [23:16] |    |    |    |  |  |  |
| Bits      | 31              | 30                    | 29 | 28      | 27         | 26 | 25 | 24 |  |  |  |
| SW Access |                 |                       |    | R       | W          |    | '  |    |  |  |  |
| HW Access |                 |                       |    | R       | W          |    |    |    |  |  |  |
| Name      |                 |                       |    | W32_F0_ | 3 [31:24]  |    |    |    |  |  |  |

| Bits    | Name     | Description                             |
|---------|----------|-----------------------------------------|
| 31 : 24 | W32_F0_3 | Fifo 0 for UDB[n+3]<br>Default Value: X |
| 23 : 16 | W32_F0_2 | Fifo 0 for UDB[n+2]<br>Default Value: X |
| 15 : 8  | W32_F0_1 | Fifo 0 for UDB[n+1]<br>Default Value: X |
| 7:0     | W32_F0_0 | Fifo 0 for UDB[n]<br>Default Value: X   |



### 24.1.6 UDB\_W32\_F1

FIFO 1

Address: 0x400F2140 Retention: Not Retained

| Bits      | 7               | 6                    | 5  | 4       | 3          | 2  | 1  | 0  |  |  |  |
|-----------|-----------------|----------------------|----|---------|------------|----|----|----|--|--|--|
| SW Access |                 |                      |    | R       | W          |    |    |    |  |  |  |
| HW Access |                 |                      |    | R       | W          |    |    |    |  |  |  |
| Name      |                 |                      |    | W32_F1  | _0 [7:0]   |    |    |    |  |  |  |
| Bits      | 15              | 5 14 13 12 11 10 9 8 |    |         |            |    |    |    |  |  |  |
| SW Access | RW              |                      |    |         |            |    |    |    |  |  |  |
| HW Access | RW              |                      |    |         |            |    |    |    |  |  |  |
| Name      | W32_F1_1 [15:8] |                      |    |         |            |    |    |    |  |  |  |
| Bits      | 23              | 22                   | 21 | 20      | 19         | 18 | 17 | 16 |  |  |  |
| SW Access |                 |                      |    | R       | W          |    |    |    |  |  |  |
| HW Access |                 |                      |    | R       | W          |    |    |    |  |  |  |
| Name      |                 |                      |    | W32_F1_ | _2 [23:16] |    |    |    |  |  |  |
| Bits      | 31              | 30                   | 29 | 28      | 27         | 26 | 25 | 24 |  |  |  |
| SW Access |                 |                      |    | R       | W          |    |    |    |  |  |  |
| HW Access |                 |                      |    | R       | W          |    |    |    |  |  |  |
| Name      |                 |                      |    | W32_F1_ | 3 [31:24]  |    |    |    |  |  |  |

| Bits    | Name     | Description                             |
|---------|----------|-----------------------------------------|
| 31 : 24 | W32_F1_3 | Fifo 1 for UDB[n+3]<br>Default Value: X |
| 23 : 16 | W32_F1_2 | Fifo 1 for UDB[n+2]<br>Default Value: X |
| 15 : 8  | W32_F1_1 | Fifo 1 for UDB[n+1]<br>Default Value: X |
| 7:0     | W32_F1_0 | Fifo 1 for UDB[n]<br>Default Value: X   |



### 24.1.7 UDB\_W32\_ST

Status Register

Address: 0x400F2180 Retention: Not Retained

| Bits      | 7                | 6                | 5  | 4     | 3         | 2  | 1  | 0  |
|-----------|------------------|------------------|----|-------|-----------|----|----|----|
| SW Access |                  |                  |    | F     | ₹         |    |    |    |
| HW Access |                  |                  |    | V     | V         |    |    |    |
| Name      |                  |                  |    | W32_S | Γ_0 [7:0] |    |    |    |
| Bits      | 15               | 14               | 13 | 12    | 11        | 10 | 9  | 8  |
| SW Access |                  | R                |    |       |           |    |    |    |
| HW Access |                  | W                |    |       |           |    |    |    |
| Name      | W32_ST_1 [15:8]  |                  |    |       |           |    |    |    |
| Bits      | 23               | 22               | 21 | 20    | 19        | 18 | 17 | 16 |
| SW Access | R                |                  |    |       |           |    |    |    |
| HW Access | W                |                  |    |       |           |    |    |    |
| Name      |                  | W32_ST_2 [23:16] |    |       |           |    |    |    |
| Bits      | 31               | 30               | 29 | 28    | 27        | 26 | 25 | 24 |
| SW Access |                  | R                |    |       |           |    |    |    |
| HW Access | W                |                  |    |       |           |    |    |    |
| Name      | W32_ST_3 [31:24] |                  |    |       |           |    |    |    |

| Bits    | Name     | Description                                      |
|---------|----------|--------------------------------------------------|
| 31 : 24 | W32_ST_3 | Status register for UDB[n+3]<br>Default Value: 0 |
| 23 : 16 | W32_ST_2 | Status register for UDB[n+2]<br>Default Value: 0 |
| 15 : 8  | W32_ST_1 | Status register for UDB[n+1]<br>Default Value: 0 |
| 7:0     | W32_ST_0 | Status register for UDB[n] Default Value: 0      |



# 24.1.8 UDB\_W32\_CTL

Control Register

Address: 0x400F21C0
Retention: Not Retained

| Bits      | 7                 | 6  | 5  | 4      | 3         | 2  | 1  | 0  |
|-----------|-------------------|----|----|--------|-----------|----|----|----|
| SW Access |                   |    |    | R      | W         |    |    |    |
| HW Access |                   |    |    | F      | ₹         |    |    |    |
| Name      |                   |    |    | W32_CT | L_0 [7:0] |    |    |    |
| Bits      | 15                | 14 | 13 | 12     | 11        | 10 | 9  | 8  |
| SW Access | RW                |    |    |        |           |    |    |    |
| HW Access | R                 |    |    |        |           |    |    |    |
| Name      | W32_CTL_1 [15:8]  |    |    |        |           |    |    |    |
| Bits      | 23                | 22 | 21 | 20     | 19        | 18 | 17 | 16 |
| SW Access | RW                |    |    |        |           |    |    |    |
| HW Access | R                 |    |    |        |           |    |    |    |
| Name      | W32_CTL_2 [23:16] |    |    |        |           |    |    |    |
| Bits      | 31                | 30 | 29 | 28     | 27        | 26 | 25 | 24 |
| SW Access | RW                |    |    |        |           |    |    |    |
| HW Access | R                 |    |    |        |           |    |    |    |
| Name      | W32_CTL_3 [31:24] |    |    |        |           |    |    |    |

| Bits    | Name      | Description                                       |
|---------|-----------|---------------------------------------------------|
| 31 : 24 | W32_CTL_3 | Control register for UDB[n+3]<br>Default Value: 0 |
| 23 : 16 | W32_CTL_2 | Control register for UDB[n+2]<br>Default Value: 0 |
| 15 : 8  | W32_CTL_1 | Control register for UDB[n+1]<br>Default Value: 0 |
| 7:0     | W32_CTL_0 | Control register for UDB[n] Default Value: 0      |



# 24.1.9 UDB\_W32\_MSK

Interrupt Mask

Address: 0x400F2200 Retention: Retained

| Bits      | 7    | 6                | 5  | 4  | 3            | 2    | 1  | 0  |
|-----------|------|------------------|----|----|--------------|------|----|----|
| SW Access | None |                  |    |    | RW           |      |    |    |
| HW Access | None |                  |    |    | R            |      |    |    |
| Name      | None |                  |    | V  | /32_MSK_0 [6 | :0]  |    |    |
| Bits      | 15   | 14               | 13 | 12 | 11           | 10   | 9  | 8  |
| SW Access | None |                  | RW |    |              |      |    |    |
| HW Access | None |                  | R  |    |              |      |    |    |
| Name      | None | W32_MSK_1 [14:8] |    |    |              |      |    |    |
| Bits      | 23   | 22               | 21 | 20 | 19           | 18   | 17 | 16 |
| SW Access | None |                  | RW |    |              |      |    |    |
| HW Access | None |                  | R  |    |              |      |    |    |
| Name      | None |                  |    | W  | 32_MSK_2 [22 | :16] |    |    |
| Bits      | 31   | 30               | 29 | 28 | 27           | 26   | 25 | 24 |
| SW Access | None |                  |    |    | RW           |      |    |    |
| HW Access | None |                  | R  |    |              |      |    |    |
| Name      | None |                  |    | W  | 32_MSK_3 [30 | :24] |    |    |

| Bits    | Name      | Description                                 |
|---------|-----------|---------------------------------------------|
| 30 : 24 | W32_MSK_3 | Interrupt Mask Register<br>Default Value: 0 |
| 22 : 16 | W32_MSK_2 | Interrupt Mask Register<br>Default Value: 0 |
| 14:8    | W32_MSK_1 | Interrupt Mask Register<br>Default Value: 0 |
| 6:0     | W32_MSK_0 | Interrupt Mask Register<br>Default Value: 0 |



# 24.1.10 UDB\_W32\_ACTL

**Auxiliary Control** 

Address: 0x400F2240 Retention: Retained

| Bits      | 7    | 6       | 5                   | 4                | 3                   | 2                   | 1                   | 0                   |
|-----------|------|---------|---------------------|------------------|---------------------|---------------------|---------------------|---------------------|
| SW Access | No   | ne      | RW                  | RW               | RW                  | RW                  | RW                  | RW                  |
| HW Access | No   | ne      | RW                  | RW               | RW                  | RW                  | RW                  | RW                  |
| Name      | None | e [7:6] | W32_CNT_<br>START_0 | W32_INT_E<br>N_0 | W32_FIFO1<br>_LVL_0 | W32_FIFO0<br>_LVL_0 | W32_FIFO1<br>_CLR_0 | W32_FIFO0<br>_CLR_0 |
| Bits      | 15   | 14      | 13                  | 12               | 11                  | 10                  | 9                   | 8                   |
| SW Access | No   | ne      | RW                  | RW               | RW                  | RW                  | RW                  | RW                  |
| HW Access | No   | ne      | RW                  | RW               | RW                  | RW                  | RW                  | RW                  |
| Name      | None | [15:14] | W32_CNT_<br>START_1 | W32_INT_E<br>N_1 | W32_FIFO1<br>_LVL_1 | W32_FIFO0<br>_LVL_1 | W32_FIFO1<br>_CLR_1 | W32_FIFO0<br>_CLR_1 |
| Bits      | 23   | 22      | 21                  | 20               | 19                  | 18                  | 17                  | 16                  |
| SW Access | No   | ne      | RW                  | RW               | RW                  | RW                  | RW                  | RW                  |
| HW Access | No   | ne      | RW                  | RW               | RW                  | RW                  | RW                  | RW                  |
| Name      | None | [23:22] | W32_CNT_<br>START_2 | W32_INT_E<br>N_2 | W32_FIFO1<br>_LVL_2 | W32_FIFO0<br>_LVL_2 | W32_FIFO1<br>_CLR_2 | W32_FIFO0<br>_CLR_2 |
| Bits      | 31   | 30      | 29                  | 28               | 27                  | 26                  | 25                  | 24                  |
| SW Access | No   | ne      | RW                  | RW               | RW                  | RW                  | RW                  | RW                  |
| HW Access | No   | ne      | RW                  | RW               | RW                  | RW                  | RW                  | RW                  |
| Name      | None | [31:30] | W32_CNT_<br>START_3 | W32_INT_E<br>N_3 | W32_FIFO1<br>_LVL_3 | W32_FIFO0<br>_LVL_3 | W32_FIFO1<br>_CLR_3 | W32_FIFO0<br>_CLR_3 |

| Bits | Name            | Description                                         |
|------|-----------------|-----------------------------------------------------|
| 29   | W32_CNT_START_3 | Control Register Counter Enable<br>Default Value: 0 |
|      |                 | 0x0: DISABLE:<br>Counter disabled                   |
|      |                 | 0x1: ENABLE:<br>Counter enabled                     |
| 28   | W32_INT_EN_3    | enable interrupt<br>Default Value: 0                |
|      |                 | 0x0: DISABLE:<br>Interrupt disabled                 |
|      |                 | 0x1: ENABLE:<br>Interrupt enabled                   |



#### 24.1.10 UDB\_W32\_ACTL (continued)

| 27 | W32_FIFO1_LVL_3 | FIFO fill status level control<br>Default Value: 0                                 |
|----|-----------------|------------------------------------------------------------------------------------|
|    |                 | 0x0: NORMAL: input mode: FIFO not full; output mode: FIFO not empty                |
|    |                 | 0x1: MID: input mode: FIFO at least 1/2 empty; output mode: FIFO at least 1/2 full |
| 26 | W32_FIFO0_LVL_3 | FIFO fill status level control<br>Default Value: 0                                 |
|    |                 | 0x0: NORMAL: input mode: FIFO not full; output mode: FIFO not empty                |
|    |                 | 0x1: MID: input mode: FIFO at least 1/2 empty; output mode: FIFO at least 1/2 full |
| 25 | W32_FIFO1_CLR_3 | FIFO clear<br>Default Value: 0                                                     |
|    |                 | 0x0: NORMAL:<br>Normal FIFO operation                                              |
|    |                 | 0x1: CLEAR:<br>Clear FIFO state                                                    |
| 24 | W32_FIFO0_CLR_3 | FIFO clear<br>Default Value: 0                                                     |
|    |                 | 0x0: NORMAL:<br>Normal FIFO operation                                              |
|    |                 | 0x1: CLEAR:<br>Clear FIFO state                                                    |
| 21 | W32_CNT_START_2 | Control Register Counter Enable<br>Default Value: 0                                |
|    |                 | 0x0: DISABLE:<br>Counter disabled                                                  |
|    |                 | 0x1: ENABLE: Counter enabled                                                       |
| 20 | W32_INT_EN_2    | enable interrupt<br>Default Value: 0                                               |
|    |                 | 0x0: DISABLE:<br>Interrupt disabled                                                |
|    |                 | 0x1: ENABLE:<br>Interrupt enabled                                                  |
| 19 | W32_FIFO1_LVL_2 | FIFO fill status level control<br>Default Value: 0                                 |
|    |                 | 0x0: NORMAL: input mode: FIFO not full; output mode: FIFO not empty                |
|    |                 | 0x1: MID: input mode: FIFO at least 1/2 empty; output mode: FIFO at least 1/2 full |
| 18 | W32_FIFO0_LVL_2 | FIFO fill status level control<br>Default Value: 0                                 |



#### 24.1.10 UDB\_W32\_ACTL (continued)

|    |                 | 0x0: NORMAL: input mode: FIFO not full; output mode: FIFO not empty                |
|----|-----------------|------------------------------------------------------------------------------------|
|    |                 | 0x1: MID: input mode: FIFO at least 1/2 empty; output mode: FIFO at least 1/2 full |
| 17 | W32_FIFO1_CLR_2 | FIFO clear<br>Default Value: 0                                                     |
|    |                 | 0x0: NORMAL: Normal FIFO operation                                                 |
|    |                 | 0x1: CLEAR:<br>Clear FIFO state                                                    |
| 16 | W32_FIFO0_CLR_2 | FIFO clear<br>Default Value: 0                                                     |
|    |                 | 0x0: NORMAL:<br>Normal FIFO operation                                              |
|    |                 | 0x1: CLEAR:<br>Clear FIFO state                                                    |
| 13 | W32_CNT_START_1 | Control Register Counter Enable<br>Default Value: 0                                |
|    |                 | 0x0: DISABLE:<br>Counter disabled                                                  |
|    |                 | 0x1: ENABLE:<br>Counter enabled                                                    |
| 12 | W32_INT_EN_1    | enable interrupt<br>Default Value: 0                                               |
|    |                 | 0x0: DISABLE:<br>Interrupt disabled                                                |
|    |                 | 0x1: ENABLE:<br>Interrupt enabled                                                  |
| 11 | W32_FIFO1_LVL_1 | FIFO fill status level control<br>Default Value: 0                                 |
|    |                 | 0x0: NORMAL: input mode: FIFO not full; output mode: FIFO not empty                |
|    |                 | 0x1: MID: input mode: FIFO at least 1/2 empty; output mode: FIFO at least 1/2 full |
| 10 | W32_FIFO0_LVL_1 | FIFO fill status level control<br>Default Value: 0                                 |
|    |                 | 0x0: NORMAL: input mode: FIFO not full; output mode: FIFO not empty                |
|    |                 | 0x1: MID: input mode: FIFO at least 1/2 empty; output mode: FIFO at least 1/2 full |
| 9  | W32_FIFO1_CLR_1 | FIFO clear<br>Default Value: 0                                                     |
|    |                 | 0x0: NORMAL:<br>Normal FIFO operation                                              |



#### 24.1.10 UDB\_W32\_ACTL (continued)

|   |                 | 0x1: CLEAR:<br>Clear FIFO state                                                           |
|---|-----------------|-------------------------------------------------------------------------------------------|
| 8 | W32_FIFO0_CLR_1 | FIFO clear<br>Default Value: 0                                                            |
|   |                 | 0x0: NORMAL: Normal FIFO operation                                                        |
|   |                 | 0x1: CLEAR:<br>Clear FIFO state                                                           |
| 5 | W32_CNT_START_0 | Control Register Counter Enable<br>Default Value: 0                                       |
|   |                 | 0x0: DISABLE:<br>Counter disabled                                                         |
|   |                 | 0x1: ENABLE:<br>Counter enabled                                                           |
| 4 | W32_INT_EN_0    | enable interrupt<br>Default Value: 0                                                      |
|   |                 | 0x0: DISABLE:<br>Interrupt disabled                                                       |
|   |                 | 0x1: ENABLE:<br>Interrupt enabled                                                         |
| 3 | W32_FIFO1_LVL_0 | FIFO fill status level control<br>Default Value: 0                                        |
|   |                 | <b>0x0: NORMAL:</b> input mode: FIFO not full; output mode: FIFO not empty                |
|   |                 | <b>0x1: MID:</b> input mode: FIFO at least 1/2 empty; output mode: FIFO at least 1/2 full |
| 2 | W32_FIFO0_LVL_0 | FIFO fill status level control<br>Default Value: 0                                        |
|   |                 | <b>0x0: NORMAL:</b> input mode: FIFO not full; output mode: FIFO not empty                |
|   |                 | <b>0x1: MID:</b> input mode: FIFO at least 1/2 empty; output mode: FIFO at least 1/2 full |
| 1 | W32_FIFO1_CLR_0 | FIFO clear<br>Default Value: 0                                                            |
|   |                 | 0x0: NORMAL:<br>Normal FIFO operation                                                     |
|   |                 | 0x1: CLEAR:<br>Clear FIFO state                                                           |
| 0 | W32_FIFO0_CLR_0 | FIFO clear<br>Default Value: 0                                                            |
|   |                 | 0x0: NORMAL:<br>Normal FIFO operation                                                     |
|   |                 | 0x1: CLEAR:<br>Clear FIFO state                                                           |



### 24.1.11 UDB\_W32\_MC

PLD Macrocell reading Address: 0x400F2280 Retention: Not Retained

| Bits      | 7                     | 6          | 5            | 4  | 3                     | 2                   | 1            | 0  |  |
|-----------|-----------------------|------------|--------------|----|-----------------------|---------------------|--------------|----|--|
| SW Access |                       | F          | ₹            |    | R                     |                     |              |    |  |
| HW Access |                       | R'         | W            |    | RW                    |                     |              |    |  |
| Name      | W32_PLD1_MC_0 [7:4]   |            |              |    |                       | W32_PLD0_MC_0 [3:0] |              |    |  |
| Bits      | 15                    | 14         | 13           | 11 | 10                    | 9                   | 8            |    |  |
| SW Access | R                     |            |              |    | R                     |                     |              |    |  |
| HW Access | RW                    |            |              |    | RW                    |                     |              |    |  |
| Name      |                       | W32_PLD1_I | MC_1 [15:12] |    | W32_PLD0_MC_1 [11:8]  |                     |              |    |  |
| Bits      | 23                    | 22         | 21           | 20 | 19                    | 18                  | 17           | 16 |  |
| SW Access |                       | F          | ₹            |    | R                     |                     |              |    |  |
| HW Access |                       | R'         | W            |    | RW                    |                     |              |    |  |
| Name      |                       | W32_PLD1_I | MC_2 [23:20] |    | W32_PLD0_MC_2 [19:16] |                     |              |    |  |
| Bits      | 31                    | 30         | 29           | 28 | 27                    | 26                  | 25           | 24 |  |
| SW Access | R                     |            |              |    | R                     |                     |              |    |  |
| HW Access | RW                    |            |              |    | RW                    |                     |              |    |  |
| Name      | W32_PLD1_MC_3 [31:28] |            |              |    |                       | W32 PLD0            | MC_3 [27:24] |    |  |

| Bits    | Name          | Description                                       |
|---------|---------------|---------------------------------------------------|
| 31 : 28 | W32_PLD1_MC_3 | Read Macrocell 1 for UDB[n+3]<br>Default Value: 0 |
| 27 : 24 | W32_PLD0_MC_3 | Read Macrocell 0 for UDB[n+3]<br>Default Value: 0 |
| 23 : 20 | W32_PLD1_MC_2 | Read Macrocell 1 for UDB[n+2]<br>Default Value: 0 |
| 19 : 16 | W32_PLD0_MC_2 | Read Macrocell 0 for UDB[n+2]<br>Default Value: 0 |
| 15 : 12 | W32_PLD1_MC_1 | Read Macrocell 1 for UDB[n+1]<br>Default Value: 0 |
| 11 : 8  | W32_PLD0_MC_1 | Read Macrocell 0 for UDB[n+1]<br>Default Value: 0 |
| 7:4     | W32_PLD1_MC_0 | Read Macrocell 1 for UDB[n]<br>Default Value: 0   |
| 3:0     | W32_PLD0_MC_0 | Read Macrocell 0 for UDB[n]<br>Default Value: 0   |

# 25 UDB Interface Registers



This section discusses the UDB Interface registers. It lists all the registers in mapping tables, in address order.

# 25.1 Register Details

| Register Name         | Address    |
|-----------------------|------------|
| UDB_UDBIF_BANK_CTL    | 0x400F7000 |
| UDB_UDBIF_WAIT_CFG    | 0x400F7001 |
| UDB_UDBIF_INT_CLK_CTL | 0x400F701C |



# 25.1.1 UDB\_UDBIF\_BANK\_CTL

Bank Control

Address: 0x400F7000 Retention: Retained

| Bits      | 7                 | 6    | 5          | 4  | 3              | 2                 | 1                  | 0                 |
|-----------|-------------------|------|------------|----|----------------|-------------------|--------------------|-------------------|
| SW Access | RW                | None |            | RW | RW             | RW                | RW                 | RW                |
| HW Access | R                 | None |            | R  | R              | R                 | R                  | R                 |
| Name      | UDBIF_GL<br>BL_WR | None | None [6:5] |    | UDBIF_LO<br>CK | UDBIF_BA<br>NK_EN | UDBIF_RO<br>UTE_EN | UDBIF_DIS<br>_COR |

| Bits | Name           | Description                                              |
|------|----------------|----------------------------------------------------------|
| 7    | UDBIF_GLBL_WR  | UDB Array Global Writing Option<br>Default Value: 0      |
|      |                | <b>0x0: DISABLE:</b> Global Writes disabled              |
|      |                | 0x1: ENABLE:<br>Global Writes enabled                    |
| 4    | UDBIF_PIPE     | Pipelining Control<br>Default Value: 0                   |
|      |                | <b>0x0: BYPASS:</b> Pipelining bypassed                  |
|      |                | <b>0x1: PIPELINED:</b> Pipelining enabled                |
| 3    | UDBIF_LOCK     | UDB Array Configuration Locking<br>Default Value: 0      |
|      |                | <b>0x0: MUTABLE:</b> UDB Array configuration is writable |
|      |                | <b>0x1: LOCKED:</b> UDB Array configuration is locked    |
| 2    | UDBIF_BANK_EN  | Enable Bank<br>Default Value: 0                          |
|      |                | <b>0x0: DISABLE:</b> Bank disabled                       |
|      |                | 0x1: ENABLE:<br>Bank enabled                             |
| 1    | UDBIF_ROUTE_EN | Enable Routing<br>Default Value: 0                       |
|      |                | <b>0x0: DISABLE:</b> Routing disabled                    |
|      |                | 0x1: ENABLE:<br>Routing enabled                          |
| 0    | UDBIF_DIS_COR  | Selection of Clear-On-Read<br>Default Value: 0           |
|      |                |                                                          |



#### 25.1.1 UDB\_UDBIF\_BANK\_CTL (continued)

0x0: NORMAL:

Clear-On-Read enabled

0x1: DISABLE:

Clear-On-Read disabled



# 25.1.2 UDB\_UDBIF\_WAIT\_CFG

Wait States Configuration Address: 0x400F7001 Retention: Retained

| Bits      | 7  | 6                | 5                          | 4 | 3                          | 2 | 1                       | 0 |
|-----------|----|------------------|----------------------------|---|----------------------------|---|-------------------------|---|
| SW Access | RW |                  | RW                         |   | RW                         |   | RW                      |   |
| HW Access | R  |                  | R                          |   | R                          |   | R                       |   |
| Name      |    | _WRK_WAIT<br>:6] | UDBIF_RD_WRK_WAIT<br>[5:4] |   | UDBIF_WR_CFG_WAIT<br>[3:2] |   | UDBIF_RD_CFG_WAIT [1:0] |   |

| Bits | Name              | Description                                         |
|------|-------------------|-----------------------------------------------------|
| 7:6  | UDBIF_WR_WRK_WAIT | Write Work Wait States<br>Default Value: 0          |
|      |                   | 0x0: ONE_WAIT:<br>1 wait states                     |
|      |                   | 0x1: TWO_WAITS:<br>2 wait states                    |
|      |                   | <b>0x2: THREE_WAITS:</b> 3 wait states              |
|      |                   | <b>0x3: ZERO_WAITS:</b> 0 wait state                |
| 5:4  | UDBIF_RD_WRK_WAIT | Read Work Wait States<br>Default Value: 0           |
|      |                   | <b>0x0: ONE_WAIT:</b> 1 wait states                 |
|      |                   | 0x1: TWO_WAITS:<br>2 wait states                    |
|      |                   | <b>0x2: THREE_WAITS:</b> 3 wait states              |
|      |                   | <b>0x3: ZERO_WAITS:</b> 0 wait state                |
| 3:2  | UDBIF_WR_CFG_WAIT | Write Configuration Wait States<br>Default Value: 0 |
|      |                   | 0x0: ONE_WAIT: 1 wait states                        |
|      |                   | 0x1: TWO_WAITS:<br>2 wait states                    |
|      |                   | <b>0x2: THREE_WAITS:</b> 3 wait states              |
|      |                   | <b>0x3: ZERO_WAITS:</b> 0 wait state                |
| 1:0  | UDBIF_RD_CFG_WAIT | Read Configuration Wait States<br>Default Value: 0  |



#### 25.1.2 UDB\_UDBIF\_WAIT\_CFG (continued)

0x0: FIVE\_WAITS:

5 wait states

0x1: FOUR\_WAITS:

4 wait states

0x2: THREE\_WAITS:

3 wait states

0x3: ONE\_WAIT:

1 wait state



# 25.1.3 UDB\_UDBIF\_INT\_CLK\_CTL

Interrupt Synchronizer Clock Control

Address: 0x400F701C Retention: Retained

| Bits      | 7          | 6 | 5 | 4 | 3 | 2 | 1                  | 0 |
|-----------|------------|---|---|---|---|---|--------------------|---|
| SW Access | None       |   |   |   |   |   |                    | R |
| HW Access | None       |   |   |   |   |   | W                  |   |
| Name      | None [7:1] |   |   |   |   |   | UDBIF_EN_<br>HFCLK |   |

| Bits | Name           | Description                                                                                                                                                                                                         |
|------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | UDBIF_EN_HFCLK | This bit enables the interrupt synchronizer in the UDB interface. It needs to be set whenever UDB/DSI interrupts are used. Disabling the interrupt synchronizer saves power in Active/Sleep mode.  Default Value: 0 |

# 26 UDB Single Configuration Registers



This section discusses the UDB Single Configuration registers. It lists all the registers in mapping tables, in address order.

# 26.1 Register Details

| Register Name                | Address    |
|------------------------------|------------|
| UDB_P_U_PLD_IT               | 0x400F3000 |
| UDB_P_U_PLD_ORT              | 0x400F3030 |
| UDB_P_U_PLD_MC_CFG_CEN_CONST | 0x400F3038 |
| UDB_P_U_PLD_MC_CFG_XORFB     | 0x400F303A |
| UDB_P_U_PLD_MC_SET_RESET     | 0x400F303C |
| UDB_P_U_PLD_MC_CFG_BYPASS    | 0x400F303E |
| UDB_P_U_CFG0                 | 0x400F3040 |
| UDB_P_U_CFG1                 | 0x400F3041 |
| UDB_P_U_CFG2                 | 0x400F3042 |
| UDB_P_U_CFG3                 | 0x400F3043 |
| UDB_P_U_CFG4                 | 0x400F3044 |
| UDB_P_U_CFG5                 | 0x400F3045 |
| UDB_P_U_CFG6                 | 0x400F3046 |
| UDB_P_U_CFG7                 | 0x400F3047 |
| UDB_P_U_CFG8                 | 0x400F3048 |
| UDB_P_U_CFG9                 | 0x400F3049 |
| UDB_P_U_CFG10                | 0x400F304A |
| UDB_P_U_CFG11                | 0x400F304B |
| UDB_P_U_CFG12                | 0x400F304C |
| UDB_P_U_CFG13                | 0x400F304D |
| UDB_P_U_CFG14                | 0x400F304E |
| UDB_P_U_CFG15                | 0x400F304F |
| UDB_P_U_CFG16                | 0x400F3050 |
| UDB_P_U_CFG17                | 0x400F3051 |
| UDB_P_U_CFG18                | 0x400F3052 |
| UDB_P_U_CFG19                | 0x400F3053 |
| UDB_P_U_CFG20                | 0x400F3054 |



| Register Name | Address    |
|---------------|------------|
| UDB_P_U_CFG21 | 0x400F3055 |
| UDB_P_U_CFG22 | 0x400F3056 |
| UDB_P_U_CFG23 | 0x400F3057 |
| UDB_P_U_CFG24 | 0x400F3058 |
| UDB_P_U_CFG25 | 0x400F3059 |
| UDB_P_U_CFG26 | 0x400F305A |
| UDB_P_U_CFG27 | 0x400F305B |
| UDB_P_U_CFG28 | 0x400F305C |
| UDB_P_U_CFG29 | 0x400F305D |
| UDB_P_U_CFG30 | 0x400F305E |
| UDB_P_U_CFG31 | 0x400F305F |
| UDB_P_U_DCFG  | 0x400F3060 |



# 26.1.1 **UDB\_P\_U\_PLD\_IT**

PLD Input Terms

Address: 0x400F3000 Retention: Retained

| Bits      | 7                 | 6                 | 5                 | 4                 | 3                 | 2                 | 1                 | 0                 |
|-----------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
| SW Access | RW                | RW                | RW                | RW                | RW                | RW                | RW                | RW                |
| HW Access | R                 | R                 | R                 | R                 | R                 | R                 | R                 | R                 |
| Name      | U_PLD0_IT<br>xC_7 | U_PLD0_IT<br>xC_6 | U_PLD0_IT<br>xC_5 | U_PLD0_IT<br>xC_4 | U_PLD0_IT<br>xC_3 | U_PLD0_IT<br>xC_2 | U_PLD0_IT<br>xC_1 | U_PLD0_IT<br>xC_0 |
| Bits      | 15                | 14                | 13                | 12                | 11                | 10                | 9                 | 8                 |
| SW Access | RW                | RW                | RW                | RW                | RW                | RW                | RW                | RW                |
| HW Access | R                 | R                 | R                 | R                 | R                 | R                 | R                 | R                 |
| Name      | U_PLD1_IT<br>xC_7 | U_PLD1_IT<br>xC_6 | U_PLD1_IT<br>xC_5 | U_PLD1_IT<br>xC_4 | U_PLD1_IT<br>xC_3 | U_PLD1_IT<br>xC_2 | U_PLD1_IT<br>xC_1 | U_PLD1_IT<br>xC_0 |
| Bits      | 23                | 22                | 21                | 20                | 19                | 18                | 17                | 16                |
| SW Access | RW                | RW                | RW                | RW                | RW                | RW                | RW                | RW                |
| HW Access | R                 | R                 | R                 | R                 | R                 | R                 | R                 | R                 |
| Name      | U_PLD0_IT<br>xT_7 | U_PLD0_IT<br>xT_6 | U_PLD0_IT<br>xT_5 | U_PLD0_IT<br>xT_4 | U_PLD0_IT<br>xT_3 | U_PLD0_IT<br>xT_2 | U_PLD0_IT<br>xT_1 | U_PLD0_IT<br>xT_0 |
| Bits      | 31                | 30                | 29                | 28                | 27                | 26                | 25                | 24                |
| SW Access | RW                | RW                | RW                | RW                | RW                | RW                | RW                | RW                |
| HW Access | R                 | R                 | R                 | R                 | R                 | R                 | R                 | R                 |
| Name      | U_PLD1_IT<br>xT_7 | U_PLD1_IT<br>xT_6 | U_PLD1_IT<br>xT_5 | U_PLD1_IT<br>xT_4 | U_PLD1_IT<br>xT_3 | U_PLD1_IT<br>xT_2 | U_PLD1_IT<br>xT_1 | U_PLD1_IT<br>xT_0 |

| Bits | Name          | Description                                                                                                                                       |
|------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | U_PLD1_ITxT_7 | True input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12)  Default Value: X |
| 30   | U_PLD1_ITxT_6 | True input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12)  Default Value: X |
| 29   | U_PLD1_ITxT_5 | True input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12)  Default Value: X |
| 28   | U_PLD1_ITxT_4 | True input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12)  Default Value: X |



| 26.1.1 | UDB_P_U_PLD   | _IT (continued)                                                                                                                                        |
|--------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 27     | U_PLD1_ITxT_3 | True input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X       |
| 26     | U_PLD1_ITxT_2 | True input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X       |
| 25     | U_PLD1_ITxT_1 | True input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X       |
| 24     | U_PLD1_ITxT_0 | True input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X       |
| 23     | U_PLD0_ITxT_7 | True input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X       |
| 22     | U_PLD0_ITxT_6 | True input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X       |
| 21     | U_PLD0_ITxT_5 | True input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X       |
| 20     | U_PLD0_ITxT_4 | True input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X       |
| 19     | U_PLD0_ITxT_3 | True input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: $X$     |
| 18     | U_PLD0_ITxT_2 | True input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: $X$     |
| 17     | U_PLD0_ITxT_1 | True input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: $X$     |
| 16     | U_PLD0_ITxT_0 | True input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X       |
| 15     | U_PLD1_ITxC_7 | Complement input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X |
| 14     | U_PLD1_ITxC_6 | Complement input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X |
| 13     | U_PLD1_ITxC_5 | Complement input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X |
| 12     | U_PLD1_ITxC_4 | Complement input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X |



#### 26.1.1 UDB\_P\_U\_PLD\_IT (continued) 11 U\_PLD1\_ITxC\_3 Complement input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X 10 U\_PLD1\_ITxC\_2 Complement input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X Complement input term. Bit position corresponds to product term. (ITx denotes input number of U\_PLD1\_ITxC\_1 9 the PLD, where "x" varies from 0 to 12) Default Value: X 8 U\_PLD1\_ITxC\_0 Complement input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X U\_PLD0\_ITxC\_7 Complement input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X 6 U\_PLD0\_ITxC\_6 Complement input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X 5 U\_PLD0\_ITxC\_5 Complement input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X 4 U\_PLD0\_ITxC\_4 Complement input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X 3 U\_PLD0\_ITxC\_3 Complement input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X U\_PLD0\_ITxC\_2 Complement input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X 1 U\_PLD0\_ITxC\_1 Complement input term. Bit position corresponds to product term. (ITx denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X 0 U\_PLD0\_ITxC\_0 Complement input term. Bit position corresponds to product term. (ITx denotes input number of

the PLD, where "x" varies from 0 to 12)

Default Value: X



# 26.1.2 UDB\_P\_U\_PLD\_ORT

PLD OR Terms

Address: 0x400F3030 Retention: Retained

| Bits      | 7                    | 6                    | 5                    | 4                    | 3                    | 2                    | 1                    | 0                    |
|-----------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|
| SW Access | RW                   | RW                   | RW                   | RW                   | RW                   | RW                   | RW                   | RW                   |
| HW Access | R                    | R                    | R                    | R                    | R                    | R                    | R                    | R                    |
| Name      | U_PLD0_O<br>RT_PTx_7 | U_PLD0_O<br>RT_PTx_6 | U_PLD0_O<br>RT_PTx_5 | U_PLD0_O<br>RT_PTx_4 | U_PLD0_O<br>RT_PTx_3 | U_PLD0_O<br>RT_PTx_2 | U_PLD0_O<br>RT_PTx_1 | U_PLD0_O<br>RT_PTx_0 |
| Bits      | 15                   | 14                   | 13                   | 12                   | 11                   | 10                   | 9                    | 8                    |
| SW Access | RW                   | RW                   | RW                   | RW                   | RW                   | RW                   | RW                   | RW                   |
| HW Access | R                    | R                    | R                    | R                    | R                    | R                    | R                    | R                    |
| Name      | U_PLD1_O<br>RT_PTx_7 | U_PLD1_O<br>RT_PTx_6 | U_PLD1_O<br>RT_PTx_5 | U_PLD1_O<br>RT_PTx_4 | U_PLD1_O<br>RT_PTx_3 | U_PLD1_O<br>RT_PTx_2 | U_PLD1_O<br>RT_PTx_1 | U_PLD1_O<br>RT_PTx_0 |

| Bits | Name             | Description                                                                                                                           |
|------|------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| 15   | U_PLD1_ORT_PTx_7 | OR term. Bit position corresponds to product term.(x denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X |
| 14   | U_PLD1_ORT_PTx_6 | OR term. Bit position corresponds to product term.(x denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X |
| 13   | U_PLD1_ORT_PTx_5 | OR term. Bit position corresponds to product term.(x denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X |
| 12   | U_PLD1_ORT_PTx_4 | OR term. Bit position corresponds to product term.(x denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X |
| 11   | U_PLD1_ORT_PTx_3 | OR term. Bit position corresponds to product term.(x denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X |
| 10   | U_PLD1_ORT_PTx_2 | OR term. Bit position corresponds to product term.(x denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X |
| 9    | U_PLD1_ORT_PTx_1 | OR term. Bit position corresponds to product term.(x denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X |
| 8    | U_PLD1_ORT_PTx_0 | OR term. Bit position corresponds to product term.(x denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X |
| 7    | U_PLD0_ORT_PTx_7 | OR term. Bit position corresponds to product term.(x denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X |



| 26.1.2 | UDB_P_U_PLD      | _ORT (continued)                                                                                                                      |
|--------|------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| 6      | U_PLD0_ORT_PTx_6 | OR term. Bit position corresponds to product term.(x denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X |
| 5      | U_PLD0_ORT_PTx_5 | OR term. Bit position corresponds to product term.(x denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X |
| 4      | U_PLD0_ORT_PTx_4 | OR term. Bit position corresponds to product term.(x denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X |
| 3      | U_PLD0_ORT_PTx_3 | OR term. Bit position corresponds to product term.(x denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X |
| 2      | U_PLD0_ORT_PTx_2 | OR term. Bit position corresponds to product term.(x denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X |
| 1      | U_PLD0_ORT_PTx_1 | OR term. Bit position corresponds to product term.(x denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X |
| 0      | U_PLD0_ORT_PTx_0 | OR term. Bit position corresponds to product term.(x denotes input number of the PLD, where "x" varies from 0 to 12) Default Value: X |



# 26.1.3 UDB\_P\_U\_PLD\_MC\_CFG\_CEN\_CONST

Macrocell configuration for Carry Enable and Constant

Address: 0x400F3038 Retention: Retained

| Bits           | 7                    | 6                  | 5                    | 4                  | 3                    | 2                  | 1                    | 0                  |
|----------------|----------------------|--------------------|----------------------|--------------------|----------------------|--------------------|----------------------|--------------------|
| SW Access      | RW                   | RW                 | RW                   | RW                 | RW                   | RW                 | RW                   | RW                 |
| HW Access      | R                    | R                  | R                    | R                  | R                    | R                  | R                    | R                  |
| Name           | U_PLD0_M<br>C3_DFF_C | U_PLD0_M<br>C3_CEN | U_PLD0_M<br>C2_DFF_C | U_PLD0_M<br>C2_CEN | U_PLD0_M<br>C1_DFF_C | U_PLD0_M<br>C1_CEN | U_PLD0_M<br>C0_DFF_C | U_PLD0_M<br>C0_CEN |
|                |                      |                    |                      |                    |                      |                    |                      |                    |
| Bits           | 15                   | 14                 | 13                   | 12                 | 11                   | 10                 | 9                    | 8                  |
| Bits SW Access | <b>15</b>            | <b>14</b><br>RW    | <b>13</b>            | <b>12</b><br>RW    | 11<br>RW             | <b>10</b><br>RW    | 9<br>RW              | 8<br>RW            |
|                |                      |                    |                      |                    |                      |                    | _                    |                    |

| Bits | Name             | Description                         |
|------|------------------|-------------------------------------|
| 15   | U_PLD1_MC3_DFF_C | DFF Constant<br>Default Value: X    |
|      |                  | <b>0x0: NOINV:</b> DFF non-inverted |
|      |                  | <b>0x1: INVERTED:</b> DFF inverted  |
| 14   | U_PLD1_MC3_CEN   | Carry enable<br>Default Value: X    |
|      |                  | <b>0x0: DISABLE:</b> Disabled       |
|      |                  | <b>0x1: ENABLE:</b> Enabled         |
| 13   | U_PLD1_MC2_DFF_C | DFF Constant<br>Default Value: X    |
|      |                  | <b>0x0: NOINV:</b> DFF non-inverted |
|      |                  | <b>0x1: INVERTED:</b> DFF inverted  |
| 12   | U_PLD1_MC2_CEN   | Carry enable<br>Default Value: X    |
|      |                  | <b>0x0: DISABLE:</b> Disabled       |
|      |                  | <b>0x1: ENABLE:</b> Enabled         |



# 26.1.3 UDB\_P\_U\_PLD\_MC\_CFG\_CEN\_CONST (continued)

| 11 | U_PLD1_MC1_DFF_C | DFF Constant<br>Default Value: X    |
|----|------------------|-------------------------------------|
|    |                  | <b>0x0: NOINV:</b> DFF non-inverted |
|    |                  | <b>0x1: INVERTED:</b> DFF inverted  |
| 10 | U_PLD1_MC1_CEN   | Carry enable<br>Default Value: X    |
|    |                  | <b>0x0: DISABLE:</b> Disabled       |
|    |                  | <b>0x1: ENABLE:</b> Enabled         |
| 9  | U_PLD1_MC0_DFF_C | DFF Constant<br>Default Value: X    |
|    |                  | <b>0x0: NOINV:</b> DFF non-inverted |
|    |                  | <b>0x1: INVERTED:</b> DFF inverted  |
| 8  | U_PLD1_MC0_CEN   | Carry enable<br>Default Value: X    |
|    |                  | <b>0x0: DISABLE:</b> Disabled       |
|    |                  | <b>0x1: ENABLE:</b> Enabled         |
| 7  | U_PLD0_MC3_DFF_C | DFF Constant<br>Default Value: X    |
|    |                  | <b>0x0: NOINV:</b> DFF non-inverted |
|    |                  | <b>0x1: INVERTED:</b> DFF inverted  |
| 6  | U_PLD0_MC3_CEN   | Carry enable<br>Default Value: X    |
|    |                  | <b>0x0: DISABLE:</b> Disabled       |
|    |                  | <b>0x1: ENABLE:</b> Enabled         |
| 5  | U_PLD0_MC2_DFF_C | DFF Constant<br>Default Value: X    |
|    |                  | <b>0x0: NOINV:</b> DFF non-inverted |
|    |                  | <b>0x1: INVERTED:</b> DFF inverted  |
| 4  | U_PLD0_MC2_CEN   | Carry enable<br>Default Value: X    |



# 26.1.3 UDB\_P\_U\_PLD\_MC\_CFG\_CEN\_CONST (continued)

|   |                  | <b>0x0: DISABLE:</b> Disabled       |
|---|------------------|-------------------------------------|
|   |                  | <b>0x1: ENABLE:</b> Enabled         |
| 3 | U_PLD0_MC1_DFF_C | DFF Constant<br>Default Value: X    |
|   |                  | <b>0x0: NOINV:</b> DFF non-inverted |
|   |                  | <b>0x1: INVERTED:</b> DFF inverted  |
| 2 | U_PLD0_MC1_CEN   | Carry enable<br>Default Value: X    |
|   |                  | <b>0x0: DISABLE:</b> Disabled       |
|   |                  | <b>0x1: ENABLE:</b> Enabled         |
| 1 | U_PLD0_MC0_DFF_C | DFF Constant<br>Default Value: X    |
|   |                  | <b>0x0: NOINV:</b> DFF non-inverted |
|   |                  | <b>0x1: INVERTED:</b> DFF inverted  |
| 0 | U_PLD0_MC0_CEN   | Carry enable<br>Default Value: X    |
|   |                  | <b>0x0: DISABLE:</b> Disabled       |
|   |                  | <b>0x1: ENABLE:</b> Enabled         |



# 26.1.4 UDB\_P\_U\_PLD\_MC\_CFG\_XORFB

PLD Macro cell XOR feedback

Address: 0x400F303A Retention: Retained

| Bits      | 7                         | 6                 | 5                           | 4  | 3                         | 2                | 1                         | 0 |
|-----------|---------------------------|-------------------|-----------------------------|----|---------------------------|------------------|---------------------------|---|
| SW Access | RW                        |                   | RW                          |    | RW                        |                  | RW                        |   |
| HW Access | R                         |                   | R                           |    | R                         |                  | R                         |   |
| Name      | U_PLD0_MC3_XORFB<br>[7:6] |                   | U_PLD0_MC2_XORFB<br>[5:4]   |    | U_PLD0_MC1_XORFB<br>[3:2] |                  | U_PLD0_MC0_XORFB<br>[1:0] |   |
| Bits      | 15                        | 14                | 13                          | 12 | 11                        | 10               | 9                         | 8 |
| SW Access | R                         | W                 | RW                          |    | RW                        |                  | RW                        |   |
| HW Access | R                         |                   | R                           |    | R                         |                  | R                         |   |
| Name      |                           | IC3_XORFB<br>:14] | U_PLD1_MC2_XORFB<br>[13:12] |    | . – –                     | C1_XORFB<br>:10] | U_PLD1_MC0_XORFB<br>[9:8] |   |

| Bits    | Name             | Description                      |
|---------|------------------|----------------------------------|
| 15 : 14 | U_PLD1_MC3_XORFB | XOR feedback<br>Default Value: X |
|         |                  | 0x0: DFF:<br>DFF                 |
|         |                  | <b>0x1: CARRY:</b> Carry         |
|         |                  | <b>0x2: TFF_H:</b> TFF on high   |
|         |                  | 0x3: TFF_L:<br>TFF on low        |
| 13 : 12 | U_PLD1_MC2_XORFB | XOR feedback<br>Default Value: X |
|         |                  | 0x0: DFF:<br>DFF                 |
|         |                  | <b>0x1: CARRY:</b> Carry         |
|         |                  | <b>0x2: TFF_H:</b> TFF on high   |
|         |                  | 0x3: TFF_L:<br>TFF on low        |
| 11 : 10 | U_PLD1_MC1_XORFB | XOR feedback<br>Default Value: X |
|         |                  | 0x0: DFF:<br>DFF                 |



### 26.1.4 UDB\_P\_U\_PLD\_MC\_CFG\_XORFB (continued)

0x1: CARRY:

Carry

0x2: TFF\_H: TFF on high

0x3: TFF\_L: TFF on low

9:8 U\_PLD1\_MC0\_XORFB

XOR feedback Default Value: X

0x0: DFF:

0x1: CARRY:

Carry

**0x2: TFF\_H:** TFF on high

**0x3: TFF\_L:** TFF on low

7:6 U\_PLD0\_MC3\_XORFB

XOR feedback Default Value: X

0x0: DFF:

DFF

0x1: CARRY:

Carry

**0x2: TFF\_H:** TFF on high

**0x3: TFF\_L:** TFF on low

5:4 U\_PLD0\_MC2\_XORFB

XOR feedback Default Value: X

0x0: DFF:

0x1: CARRY:

Carry

**0x2: TFF\_H:** TFF on high

**0x3: TFF\_L:** TFF on low

3:2 U\_PLD0\_MC1\_XORFB

XOR feedback Default Value: X

0x0: DFF: DFF

0x1: CARRY:

Carry

**0x2: TFF\_H:** TFF on high



# 26.1.4 UDB\_P\_U\_PLD\_MC\_CFG\_XORFB (continued)

0x3: TFF\_L:

TFF on low

1:0 U\_PLD0\_MC0\_XORFB XOR feedback

Default Value: X

0x0: DFF:

DFF

0x1: CARRY:

Carry

0x2: TFF\_H:

TFF on high

**0x3: TFF\_L:** TFF on low



# 26.1.5 UDB\_P\_U\_PLD\_MC\_SET\_RESET

PLD Macro cell Set Reset Selection

Address: 0x400F303C Retention: Retained

| Bits      | 7                            | 6                          | 5                            | 4                          | 3                            | 2                          | 1                            | 0                          |
|-----------|------------------------------|----------------------------|------------------------------|----------------------------|------------------------------|----------------------------|------------------------------|----------------------------|
| SW Access | RW                           | RW                         | RW                           | RW                         | RW                           | RW                         | RW                           | RW                         |
| HW Access | R                            | R                          | R                            | R                          | R                            | R                          | R                            | R                          |
| Name      | U_PLD0_M<br>C3_RESET<br>_SEL | U_PLD0_M<br>C3_SET_S<br>EL | U_PLD0_M<br>C2_RESET<br>_SEL | U_PLD0_M<br>C2_SET_S<br>EL | U_PLD0_M<br>C1_RESET<br>_SEL | U_PLD0_M<br>C1_SET_S<br>EL | U_PLD0_M<br>C0_RESET<br>_SEL | U_PLD0_M<br>C0_SET_S<br>EL |
| Bits      | 15                           | 14                         | 13                           | 12                         | 11                           | 10                         | 9                            | 8                          |
| SW Access | RW                           | RW                         | RW                           | RW                         | RW                           | RW                         | RW                           | RW                         |
| HW Access | R                            | R                          | R                            | R                          | R                            | R                          | R                            | R                          |
| Name      | U_PLD1_M<br>C3_RESET<br>_SEL | U_PLD1_M<br>C3_SET_S<br>EL | U_PLD1_M<br>C2_RESET<br>_SEL | U_PLD1_M<br>C2_SET_S<br>EL | U_PLD1_M<br>C1_RESET<br>_SEL | U_PLD1_M<br>C1_SET_S<br>EL | U_PLD1_M<br>C0_RESET<br>_SEL | U_PLD1_M<br>C0_SET_S<br>EL |

| Bits | Name                     | Description                             |
|------|--------------------------|-----------------------------------------|
| 15   | U_PLD1_MC3_RESET_S<br>EL | Reset select enable<br>Default Value: X |
|      |                          | <b>0x0: DISABLE:</b> Reset not used     |
|      |                          | 0x1: ENABLE:<br>Reset enabled           |
| 14   | U_PLD1_MC3_SET_SEL       | Set select enable<br>Default Value: X   |
|      |                          | <b>0x0: DISABLE:</b> Set not used       |
|      |                          | <b>0x1: ENABLE:</b> Set enabled         |
| 13   | U_PLD1_MC2_RESET_S<br>EL | Reset select enable<br>Default Value: X |
|      |                          | <b>0x0: DISABLE:</b> Reset not used     |
|      |                          | 0x1: ENABLE:<br>Reset enabled           |
| 12   | U_PLD1_MC2_SET_SEL       | Set select enable<br>Default Value: X   |
|      |                          | <b>0x0: DISABLE:</b> Set not used       |
|      |                          | <b>0x1: ENABLE:</b> Set enabled         |



# 26.1.5 UDB\_P\_U\_PLD\_MC\_SET\_RESET (continued)

| 11 | U_PLD1_MC1_RESET_S<br>EL | Reset select enable<br>Default Value: X |
|----|--------------------------|-----------------------------------------|
|    |                          | 0x0: DISABLE:<br>Reset not used         |
|    |                          | 0x1: ENABLE:<br>Reset enabled           |
| 10 | U_PLD1_MC1_SET_SEL       | Set select enable<br>Default Value: X   |
|    |                          | <b>0x0: DISABLE:</b><br>Set not used    |
|    |                          | <b>0x1: ENABLE:</b> Set enabled         |
| 9  | U_PLD1_MC0_RESET_S<br>EL | Reset select enable<br>Default Value: X |
|    |                          | <b>0x0: DISABLE:</b> Reset not used     |
|    |                          | 0x1: ENABLE:<br>Reset enabled           |
| 8  | U_PLD1_MC0_SET_SEL       | Set select enable<br>Default Value: X   |
|    |                          | <b>0x0: DISABLE:</b><br>Set not used    |
|    |                          | <b>0x1: ENABLE:</b> Set enabled         |
| 7  | U_PLD0_MC3_RESET_S<br>EL | Reset select enable<br>Default Value: X |
|    |                          | 0x0: DISABLE:<br>Reset not used         |
|    |                          | 0x1: ENABLE:<br>Reset enabled           |
| 6  | U_PLD0_MC3_SET_SEL       | Set select enable<br>Default Value: X   |
|    |                          | <b>0x0: DISABLE:</b><br>Set not used    |
|    |                          | 0x1: ENABLE:<br>Set enabled             |
| 5  | U_PLD0_MC2_RESET_S<br>EL | Reset select enable<br>Default Value: X |
|    |                          | 0x0: DISABLE:<br>Reset not used         |
|    |                          | 0x1: ENABLE:<br>Reset enabled           |
| 4  | U_PLD0_MC2_SET_SEL       | Set select enable<br>Default Value: X   |
|    |                          |                                         |



# 26.1.5 UDB\_P\_U\_PLD\_MC\_SET\_RESET (continued)

|   |                          | <b>0x0: DISABLE:</b> Set not used       |
|---|--------------------------|-----------------------------------------|
|   |                          | 0x1: ENABLE:<br>Set enabled             |
| 3 | U_PLD0_MC1_RESET_S<br>EL | Reset select enable<br>Default Value: X |
|   |                          | 0x0: DISABLE:<br>Reset not used         |
|   |                          | <b>0x1: ENABLE:</b> Reset enabled       |
| 2 | U_PLD0_MC1_SET_SEL       | Set select enable<br>Default Value: X   |
|   |                          | <b>0x0: DISABLE:</b> Set not used       |
|   |                          | <b>0x1: ENABLE:</b> Set enabled         |
| 1 | U_PLD0_MC0_RESET_S<br>EL | Reset select enable<br>Default Value: X |
|   |                          | 0x0: DISABLE:<br>Reset not used         |
|   |                          | <b>0x1: ENABLE:</b> Reset enabled       |
| 0 | U_PLD0_MC0_SET_SEL       | Set select enable<br>Default Value: X   |
|   |                          | <b>0x0: DISABLE:</b><br>Set not used    |
|   |                          | 0x1: ENABLE:<br>Set enabled             |



# 26.1.6 UDB\_P\_U\_PLD\_MC\_CFG\_BYPASS

PLD Macro cell Bypass control

Address: 0x400F303E Retention: Retained

| Bits              | 7         | 6                         | 5         | 4                         | 3        | 2                         | 1       | 0                         |
|-------------------|-----------|---------------------------|-----------|---------------------------|----------|---------------------------|---------|---------------------------|
| SW Access         | RW        | RW                        | RW        | RW                        | RW       | RW                        | RW      | RW                        |
| HW Access         | R         | R                         | R         | R                         | R        | R                         | R       | R                         |
| Name              | U_NC7     | U_PLD0_M<br>C3_BYPAS<br>S | U_NC5     | U_PLD0_M<br>C2_BYPAS<br>S | U_NC3    | U_PLD0_M<br>C1_BYPAS<br>S | U_NC1   | U_PLD0_M<br>C0_BYPAS<br>S |
|                   |           |                           |           |                           |          |                           |         |                           |
| Bits              | 15        | 14                        | 13        | 12                        | 11       | 10                        | 9       | 8                         |
| Bits<br>SW Access | <b>15</b> | <b>14</b>                 | <b>13</b> | <b>12</b>                 | 11<br>RW | <b>10</b>                 | 9<br>RW | 8<br>RW                   |
|                   |           |                           |           |                           |          |                           |         | _                         |

| Bits | Name              | Description                                     |
|------|-------------------|-------------------------------------------------|
| DITS | Name              | Description                                     |
| 15   | U_NC15            | Spare register bit<br>Default Value: X          |
| 14   | U_PLD1_MC3_BYPASS | Bypass selection<br>Default Value: X            |
|      |                   | <b>0x0: REGISTER:</b> Registered output         |
|      |                   | <b>0x1: COMBINATIONAL:</b> Combinational output |
| 13   | U_NC13            | Spare register bit<br>Default Value: X          |
| 12   | U_PLD1_MC2_BYPASS | Bypass selection<br>Default Value: X            |
|      |                   | <b>0x0: REGISTER:</b> Registered output         |
|      |                   | <b>0x1: COMBINATIONAL:</b> Combinational output |
| 11   | U_NC11            | Spare register bit<br>Default Value: X          |
| 10   | U_PLD1_MC1_BYPASS | Bypass selection<br>Default Value: X            |
|      |                   | <b>0x0: REGISTER:</b> Registered output         |
|      |                   | <b>0x1: COMBINATIONAL:</b> Combinational output |



# 26.1.6 UDB\_P\_U\_PLD\_MC\_CFG\_BYPASS (continued)

| 9 | U_NC9                   | Spare register bit<br>Default Value: X                                                                                                                                                                                                                                               |
|---|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8 | U_PLD1_MC0_BYPASS       | Bypass selection<br>Default Value: X                                                                                                                                                                                                                                                 |
|   |                         | 0x0: REGISTER:<br>Registered output                                                                                                                                                                                                                                                  |
|   |                         | <b>0x1: COMBINATIONAL:</b> Combinational output                                                                                                                                                                                                                                      |
| 7 | U_NC7                   | Spare register bit<br>Default Value: X                                                                                                                                                                                                                                               |
| 6 | U_PLD0_MC3_BYPASS       | Bypass selection<br>Default Value: X                                                                                                                                                                                                                                                 |
|   |                         | 0x0: REGISTER:<br>Registered output                                                                                                                                                                                                                                                  |
|   |                         | 0x1: COMBINATIONAL:<br>Combinational output                                                                                                                                                                                                                                          |
| 5 | U_NC5                   | Spare register bit<br>Default Value: X                                                                                                                                                                                                                                               |
| 4 | U_PLD0_MC2_BYPASS       | Bypass selection<br>Default Value: X                                                                                                                                                                                                                                                 |
|   |                         | 0x0: REGISTER:                                                                                                                                                                                                                                                                       |
|   |                         | Registered output                                                                                                                                                                                                                                                                    |
|   |                         | 0x1: COMBINATIONAL: Combinational output                                                                                                                                                                                                                                             |
| 3 | U_NC3                   | 0x1: COMBINATIONAL:                                                                                                                                                                                                                                                                  |
| 3 | U_NC3 U_PLD0_MC1_BYPASS | 0x1: COMBINATIONAL: Combinational output Spare register bit                                                                                                                                                                                                                          |
|   | _                       | 0x1: COMBINATIONAL: Combinational output Spare register bit Default Value: X Bypass selection                                                                                                                                                                                        |
|   | _                       | 0x1: COMBINATIONAL: Combinational output Spare register bit Default Value: X Bypass selection Default Value: X  0x0: REGISTER:                                                                                                                                                       |
|   | _                       | 0x1: COMBINATIONAL: Combinational output Spare register bit Default Value: X Bypass selection Default Value: X  0x0: REGISTER: Registered output 0x1: COMBINATIONAL:                                                                                                                 |
| 2 | U_PLD0_MC1_BYPASS       | 0x1: COMBINATIONAL: Combinational output Spare register bit Default Value: X Bypass selection Default Value: X  0x0: REGISTER: Registered output  0x1: COMBINATIONAL: Combinational output Spare register bit                                                                        |
| 2 | U_PLD0_MC1_BYPASS U_NC1 | Ox1: COMBINATIONAL: Combinational output Spare register bit Default Value: X Bypass selection Default Value: X  Ox0: REGISTER: Registered output Ox1: COMBINATIONAL: Combinational output Spare register bit Default Value: X  Bypass selection                                      |
| 2 | U_PLD0_MC1_BYPASS U_NC1 | 0x1: COMBINATIONAL: Combinational output  Spare register bit Default Value: X  Bypass selection Default Value: X  0x0: REGISTER: Registered output  0x1: COMBINATIONAL: Combinational output  Spare register bit Default Value: X  Bypass selection Default Value: X  Ox0: REGISTER: |



### 26.1.7 UDB\_P\_U\_CFG0

Datapath Input Selection - RAD1 RAD0. Address bits 0 and 1 to the dynamic configuration RAM

Address: 0x400F3040 Retention: Retained

| Bits      | 7    | 6  | 5            | 4 | 3    | 2  | 1            | 0 |
|-----------|------|----|--------------|---|------|----|--------------|---|
| SW Access | None | RW |              |   | None | RW |              |   |
| HW Access | None |    | R            |   |      |    | R            |   |
| Name      | None |    | U_RAD1 [6:4] |   | None |    | U_RAD0 [2:0] |   |

**Bits** Name Description 6:4 U\_RAD1 Datapath Permutable Input Mux Default Value: 0 0x0: OFF: Input off 0x1: DP\_IN0: Set to dp\_in[0] 0x2: DP\_IN1: Set to dp\_in[1] 0x3: DP\_IN2: Set to dp\_in[2] 0x4: DP\_IN3: Set to dp\_in[3] 0x5: DP\_IN4: Set to dp\_in[4] 0x6: DP\_IN5: Set to dp\_in[5] 0x7: RESERVED: Reserved 2:0 U\_RAD0 Datapath Permutable Input Mux Default Value: 0 0x0: OFF: Input off 0x1: DP\_IN0: Set to dp\_in[0] 0x2: DP\_IN1: Set to dp\_in[1] 0x3: DP\_IN2: Set to dp\_in[2] 0x4: DP\_IN3: Set to dp\_in[3]

**0x5: DP\_IN4:** Set to dp\_in[4]



# 26.1.7 UDB\_P\_U\_CFG0 (continued)

0x6: DP\_IN5: Set to dp\_in[5]

**0x7: RESERVED:** Reserved



# 26.1.8 UDB\_P\_U\_CFG1

Datapath Input Selection - RAD2. Address bit 2 to the dynamic configuration RAM

Address: 0x400F3041 Retention: Retained

| Bits      | 7                    | 6                    | 5                    | 4                    | 3                    | 2 | 1            | 0 |
|-----------|----------------------|----------------------|----------------------|----------------------|----------------------|---|--------------|---|
| SW Access | RW                   | RW                   | RW                   | RW                   | RW                   |   | RW           |   |
| HW Access | R                    | R                    | R                    | R                    | R                    |   | R            |   |
| Name      | U_DP_RTE<br>_BYPASS4 | U_DP_RTE<br>_BYPASS3 | U_DP_RTE<br>_BYPASS2 | U_DP_RTE<br>_BYPASS1 | U_DP_RTE<br>_BYPASS0 |   | U_RAD2 [2:0] |   |

| Bits | Name             | Description                                           |
|------|------------------|-------------------------------------------------------|
| 7    | U_DP_RTE_BYPASS4 | DP_In bypass ctl<br>Default Value: 0                  |
|      |                  | 0x0: DP_IN4_ROUTE:<br>Use dp_in[4]                    |
|      |                  | 0x1: DP_IN4_BYPASS: Use dp_out[4] as input via bypass |
| 6    | U_DP_RTE_BYPASS3 | DP_In bypass ctl<br>Default Value: 0                  |
|      |                  | 0x0: DP_IN3_ROUTE:<br>Use dp_in[3]                    |
|      |                  | 0x1: DP_IN3_BYPASS: Use dp_out[3] as input via bypass |
| 5    | U_DP_RTE_BYPASS2 | DP_In bypass ctl<br>Default Value: 0                  |
|      |                  | 0x0: DP_IN2_ROUTE:<br>Use dp_in[2]                    |
|      |                  | 0x1: DP_IN2_BYPASS: Use dp_out[2] as input via bypass |
| 4    | U_DP_RTE_BYPASS1 | DP_In bypass ctl<br>Default Value: 0                  |
|      |                  | 0x0: DP_IN1_ROUTE:<br>Use dp_in[1]                    |
|      |                  | 0x1: DP_IN1_BYPASS: Use dp_out[1] as input via bypass |
| 3    | U_DP_RTE_BYPASS0 | DP_In bypass ctl<br>Default Value: 0                  |
|      |                  | 0x0: DP_IN0_ROUTE:<br>Use dp_in[0]                    |
|      |                  | 0x1: DP_IN0_BYPASS: Use dp_out[0] as input via bypass |
| 2:0  | U_RAD2           | Datapath Permutable Input Mux<br>Default Value: 0     |
|      |                  |                                                       |



### 26.1.8 UDB\_P\_U\_CFG1 (continued)

0x0: OFF:

Input off

**0x1: DP\_IN0:** Set to dp\_in[0]

0x2: DP\_IN1:

Set to dp\_in[1]

0x3: DP\_IN2:

Set to dp\_in[2]

0x4: DP\_IN3:

Set to dp\_in[3]

0x5: DP\_IN4:

Set to dp\_in[4]

0x6: DP\_IN5:

Set to dp\_in[5]

0x7: RESERVED:

Reserved



# 26.1.9 UDB\_P\_U\_CFG2

Datapath Input Selection - F1\_LD, F0\_LD.

Address: 0x400F3042 Retention: Retained

| Bits      | 7     | 6  | 5             | 4 | 3                    | 2             | 1 | 0 |
|-----------|-------|----|---------------|---|----------------------|---------------|---|---|
| SW Access | RW    | RW |               |   | RW                   | RW            |   |   |
| HW Access | R     |    | R             |   |                      | R             |   |   |
| Name      | U_NC7 |    | U_F1_LD [6:4] |   | U_DP_RTE<br>_BYPASS5 | U_F0_LD [2:0] |   |   |

| Bits | Name             | Description                                       |
|------|------------------|---------------------------------------------------|
| 7    | U_NC7            | Spare register bit<br>Default Value: 0            |
| 6:4  | U_F1_LD          | Datapath Permutable Input Mux<br>Default Value: 0 |
|      |                  | 0x0: OFF:<br>Input off                            |
|      |                  | 0x1: DP_IN0:<br>Set to dp_in[0]                   |
|      |                  | 0x2: DP_IN1:<br>Set to dp_in[1]                   |
|      |                  | 0x3: DP_IN2:<br>Set to dp_in[2]                   |
|      |                  | 0x4: DP_IN3:<br>Set to dp_in[3]                   |
|      |                  | 0x5: DP_IN4:<br>Set to dp_in[4]                   |
|      |                  | 0x6: DP_IN5:<br>Set to dp_in[5]                   |
|      |                  | 0x7: RESERVED:<br>Reserved                        |
| 3    | U_DP_RTE_BYPASS5 | DP_In bypass ctl<br>Default Value: 0              |
|      |                  | 0x0: DP_IN5_ROUTE:<br>Use dp_in[5]                |
|      |                  | 0x1: DP_IN5_BYPASS:<br>Use dp_out[5] via bypass   |
| 2:0  | U_F0_LD          | Datapath Permutable Input Mux<br>Default Value: 0 |
|      |                  | 0x0: OFF:<br>Input off                            |
|      |                  | 0x1: DP_IN0:<br>Set to dp_in[0]                   |



# 26.1.9 UDB\_P\_U\_CFG2 (continued)

0x2: DP\_IN1:

Set to dp\_in[1]

**0x3: DP\_IN2:** Set to dp\_in[2]

0x4: DP\_IN3:

Set to dp\_in[3]

0x5: DP\_IN4:

Set to dp\_in[4]

0x6: DP\_IN5:

Set to dp\_in[5]

**0x7: RESERVED:** Reserved



### 26.1.10 UDB\_P\_U\_CFG3

Datapath Input Selection - D1\_LD, D0\_LD.

Address: 0x400F3043 Retention: Retained

| Bits      | 7    | 6 | 5             | 4 | 3    | 2  | 1             | 0 |  |
|-----------|------|---|---------------|---|------|----|---------------|---|--|
| SW Access | None |   | RW            |   | None | RW |               |   |  |
| HW Access | None |   | R             |   | None | R  |               |   |  |
| Name      | None |   | U_D1_LD [6:4] |   | None |    | U_D0_LD [2:0] |   |  |

**Bits** Name Description 6:4 U\_D1\_LD Datapath Permutable Input Mux Default Value: 0 0x0: OFF: Input off 0x1: DP\_IN0: Set to dp\_in[0] 0x2: DP\_IN1: Set to dp\_in[1] 0x3: DP\_IN2: Set to dp\_in[2] 0x4: DP\_IN3: Set to dp\_in[3] 0x5: DP\_IN4: Set to dp\_in[4] 0x6: DP\_IN5: Set to dp\_in[5] 0x7: RESERVED: Reserved 2:0 U\_D0\_LD Datapath Permutable Input Mux Default Value: 0 0x0: OFF: Input off 0x1: DP\_IN0: Set to dp\_in[0] 0x2: DP\_IN1: Set to dp\_in[1] 0x3: DP\_IN2: Set to dp\_in[2] 0x4: DP\_IN3:

Set to dp\_in[3]

0x5: DP\_IN4:
Set to dp\_in[4]



# 26.1.10 UDB\_P\_U\_CFG3 (continued)

**0x6: DP\_IN5:**Set to dp\_in[5]

**0x7: RESERVED:** Reserved



# 26.1.11 UDB\_P\_U\_CFG4

Datapath Input Selection - CI\_MUX SI\_MUX.

Address: 0x400F3044
Retention: Retained

| Bits      | 7    | 6 | 5             | 4 | 3                   | 2  | 1 | 0  |  |
|-----------|------|---|---------------|---|---------------------|----|---|----|--|
| SW Access | None |   | RW            |   | None                | RW |   |    |  |
| HW Access | None |   | R             |   | None                | R  |   |    |  |
| Name      | None | ι | J_CI_MUX [6:4 | ] | None U_SI_MUX [2:0] |    |   | )] |  |

**Bits** Name Description 6:4 U\_CI\_MUX Datapath Permutable Input Mux Default Value: 0 0x0: OFF: Input off 0x1: DP\_IN0: Set to dp\_in[0] 0x2: DP\_IN1: Set to dp\_in[1] 0x3: DP\_IN2: Set to dp\_in[2] 0x4: DP\_IN3: Set to dp\_in[3] 0x5: DP\_IN4: Set to dp\_in[4] 0x6: DP\_IN5: Set to dp\_in[5] 0x7: RESERVED: Reserved 2:0 U\_SI\_MUX Datapath Permutable Input Mux Default Value: 0 0x0: OFF: Input off 0x1: DP\_IN0: Set to dp\_in[0] 0x2: DP\_IN1: Set to dp\_in[1] 0x3: DP\_IN2: Set to dp\_in[2] 0x4: DP\_IN3: Set to dp\_in[3] 0x5: DP\_IN4:

Set to dp\_in[4]



# 26.1.11 UDB\_P\_U\_CFG4 (continued)

**0x6: DP\_IN5:**Set to dp\_in[5]

**0x7: RESERVED:** Reserved



### 26.1.12 UDB\_P\_U\_CFG5

Datapath Output Selection for OUT1 OUT0

Address: 0x400F3045 Retention: Retained

| Bits      | 7 | 6    | 5        | 4 | 3            | 2 | 1 | 0 |  |
|-----------|---|------|----------|---|--------------|---|---|---|--|
| SW Access |   | R    | W        |   | RW           |   |   |   |  |
| HW Access |   | F    | ₹        |   | R            |   |   |   |  |
| Name      |   | U_OU | Γ1 [7:4] |   | U_OUT0 [3:0] |   |   |   |  |

Bits Name Description

7:4 U\_OUT1 Datapath Permutable Output Mux Default Value: 0

0x0: CE0:

Comparator 0 equal

0x1: CL0:

Comparator 0 less than

0x2: Z0:

Accumulator 0 zero detect

0x3: FF0:

Accumulator 0 ones detect

0x4: CE1:

Comparator 1 equal

0x5: CL1:

Comparator 1 less than

0x6: Z1:

Accumulator 1 zero detect

0x7: FF1:

Accumulator 1 ones detect

0x8: OV\_MSB: Overflow of MSB 0x9: CO\_MSB: Carry out of MSB

0xa: CMSBO: CRC MSB

0xb: SO: Shift out

 ${\bf 0xc:}~{\bf F0\_BLK\_STAT:}$ 

FIFO 0 block status defined by direction

0xd: F1\_BLK\_STAT:

FIFO 1 block status defined by direction

0xe: F0\_BUS\_STAT:

FIFO 0 bus status defined by direction and level



3:0

### 26.1.12 UDB\_P\_U\_CFG5 (continued)

U\_OUT0

0xf: F1\_BUS\_STAT:

FIFO 1 bus status defined by direction and level

Datapath Permutable Output Mux

Default Value: 0

0x0: CE0:

Comparator 0 equal

0x1: CL0:

Comparator 0 less than

0x2: Z0:

Accumulator 0 zero detect

0x3: FF0:

Accumulator 0 ones detect

0x4: CE1:

Comparator 1 equal

0x5: CL1:

Comparator 1 less than

0x6: Z1:

Accumulator 1 zero detect

0x7: FF1:

Accumulator 1 ones detect

**0x8: OV\_MSB:**Overflow of MSB

0x9: CO\_MSB: Carry out of MSB 0xa: CMSBO:

Oxb: SO:
Shift out

0xc: F0\_BLK\_STAT:

FIFO 0 block status defined by direction

0xd: F1\_BLK\_STAT:

FIFO 1 block status defined by direction

0xe: F0\_BUS\_STAT:

FIFO 0 bus status defined by direction and level

0xf: F1\_BUS\_STAT:

FIFO 1 bus status defined by direction and level



### 26.1.13 UDB\_P\_U\_CFG6

Datapath Output Selection for OUT3 OUT2

Address: 0x400F3046 Retention: Retained

| Bits      | 7 | 6    | 5        | 4 | 3            | 2 | 1 | 0 |  |
|-----------|---|------|----------|---|--------------|---|---|---|--|
| SW Access |   | R    | W        |   | RW           |   |   |   |  |
| HW Access |   | F    | ₹        |   | R            |   |   |   |  |
| Name      |   | U_OU | ГЗ [7:4] |   | U_OUT2 [3:0] |   |   |   |  |

Bits Name Description

7:4 U\_OUT3 Datapath Permutable Output Mux Default Value: 0

0x0: CE0:

Comparator 0 equal

0x1: CL0:

Comparator 0 less than

0x2: Z0:

Accumulator 0 zero detect

0x3: FF0:

Accumulator 0 ones detect

0x4: CE1:

Comparator 1 equal

0x5: CL1:

Comparator 1 less than

0x6: Z1:

Accumulator 1 zero detect

0x7: FF1:

Accumulator 1 ones detect

0x8: OV\_MSB: Overflow of MSB 0x9: CO\_MSB: Carry out of MSB

0xa: CMSBO: CRC MSB

**0xb: SO:** Shift out

 ${\bf 0xc:}~{\bf F0\_BLK\_STAT:}$ 

FIFO 0 block status defined by direction

0xd: F1\_BLK\_STAT:

FIFO 1 block status defined by direction

0xe: F0\_BUS\_STAT:

FIFO 0 bus status defined by direction and level



3:0

### 26.1.13 UDB\_P\_U\_CFG6 (continued)

U\_OUT2

0xf: F1\_BUS\_STAT:

FIFO 1 bus status defined by direction and level

Datapath Permutable Output Mux

Default Value: 0

0x0: CE0:

Comparator 0 equal

0x1: CL0:

Comparator 0 less than

0x2: Z0:

Accumulator 0 zero detect

0x3: FF0:

Accumulator 0 ones detect

0x4: CE1:

Comparator 1 equal

0x5: CL1:

Comparator 1 less than

0x6: Z1:

Accumulator 1 zero detect

0x7: FF1:

Accumulator 1 ones detect

0x8: OV\_MSB: Overflow of MSB

0x9: CO\_MSB: Carry out of MSB 0xa: CMSBO:

Oxb: SO:
Shift out

0xc: F0\_BLK\_STAT:

FIFO 0 block status defined by direction

0xd: F1\_BLK\_STAT:

FIFO 1 block status defined by direction

0xe: F0\_BUS\_STAT:

FIFO 0 bus status defined by direction and level

0xf: F1\_BUS\_STAT:

FIFO 1 bus status defined by direction and level



# 26.1.14 UDB\_P\_U\_CFG7

Datapath Output Selection for OUT5 OUT4

Address: 0x400F3047 Retention: Retained

| Bits      | 7 | 6    | 5        | 4 | 3            | 2 | 1 | 0 |  |
|-----------|---|------|----------|---|--------------|---|---|---|--|
| SW Access |   | R    | W        |   | RW           |   |   |   |  |
| HW Access |   | F    | ₹        |   | R            |   |   |   |  |
| Name      |   | U_OU | Г5 [7:4] |   | U_OUT4 [3:0] |   |   |   |  |

Bits Name Description

7:4 U\_OUT5 Datapath Permutable Output Mux Default Value: 0

0x0: CE0:

Comparator 0 equal

0x1: CL0:

Comparator 0 less than

0x2: Z0:

Accumulator 0 zero detect

0x3: FF0:

Accumulator 0 ones detect

0x4: CE1:

Comparator 1 equal

0x5: CL1:

Comparator 1 less than

0x6: Z1:

Accumulator 1 zero detect

0x7: FF1:

Accumulator 1 ones detect

0x8: OV\_MSB: Overflow of MSB 0x9: CO\_MSB: Carry out of MSB

0xa: CMSBO: CRC MSB

0xb: SO: Shift out

 ${\bf 0xc:}~{\bf F0\_BLK\_STAT:}$ 

FIFO 0 block status defined by direction

0xd: F1\_BLK\_STAT:

FIFO 1 block status defined by direction

0xe: F0\_BUS\_STAT:

FIFO 0 bus status defined by direction and level



3:0

### 26.1.14 UDB\_P\_U\_CFG7 (continued)

U\_OUT4

0xf: F1\_BUS\_STAT:

FIFO 1 bus status defined by direction and level

Datapath Permutable Output Mux

Default Value: 0

0x0: CE0:

Comparator 0 equal

0x1: CL0:

Comparator 0 less than

0x2: Z0:

Accumulator 0 zero detect

0x3: FF0:

Accumulator 0 ones detect

0x4: CE1:

Comparator 1 equal

0x5: CL1:

Comparator 1 less than

0x6: Z1:

Accumulator 1 zero detect

0x7: FF1:

Accumulator 1 ones detect

0x8: OV\_MSB:
Overflow of MSB

**0x9: CO\_MSB:**Carry out of MSB

0xa: CMSBO:

Oxb: SO:
Shift out

0xc: F0\_BLK\_STAT:

FIFO 0 block status defined by direction

0xd: F1\_BLK\_STAT:

FIFO 1 block status defined by direction

0xe: F0\_BUS\_STAT:

FIFO 0 bus status defined by direction and level

0xf: F1\_BUS\_STAT:

FIFO 1 bus status defined by direction and level



# 26.1.15 UDB\_P\_U\_CFG8

Datapath Output Synchronization Option

Address: 0x400F3048 Retention: Retained

| Bits      | 7     | 6     | 5  | 4 | 3       | 2          | 1 | 0 |  |
|-----------|-------|-------|----|---|---------|------------|---|---|--|
| SW Access | RW    | RW    | RW |   |         |            |   |   |  |
| HW Access | R     | R     |    | R |         |            |   |   |  |
| Name      | U_NC7 | U_NC6 |    |   | U_OUT_S | SYNC [5:0] |   |   |  |

| Bits | Name       | Description                                                                                                                |
|------|------------|----------------------------------------------------------------------------------------------------------------------------|
| 7    | U_NC7      | Spare register bit<br>Default Value: 0                                                                                     |
| 6    | U_NC6      | Spare register bit<br>Default Value: 0                                                                                     |
| 5:0  | U_OUT_SYNC | Datapath Output Synchronization. Each datapath output can be registered (default,0), or combinational (1) Default Value: 0 |
|      |            | 0x0: REGISTERED:                                                                                                           |

registered

0x1: COMBINATIONAL:

combinational



# 26.1.16 UDB\_P\_U\_CFG9

Datapath ALU Mask Address: 0x400F3049 Retention: Retained

| Bits      | 7 | 6  | 5 | 4     | 3        | 2 | 1 | 0 |  |
|-----------|---|----|---|-------|----------|---|---|---|--|
| SW Access |   | RW |   |       |          |   |   |   |  |
| HW Access |   | R  |   |       |          |   |   |   |  |
| Name      |   |    |   | U_AMA | SK [7:0] |   |   |   |  |

| Bits | Name    | Description                                                                                                                                                                                                                |
|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0  | U_AMASK | Datapath ALU Mask. The mask value in this register is applied to the output of the Datapath ALU result before the result is stored. The AMASK_EN bit (CFG12) must be set for the mask to be operational.  Default Value: 0 |



# 26.1.17 UDB\_P\_U\_CFG10

Datapath Compare 0 Mask

Address: 0x400F304A Retention: Retained

| Bits      | 7 | 6  | 5 | 4      | 3         | 2 | 1 | 0 |  |
|-----------|---|----|---|--------|-----------|---|---|---|--|
| SW Access |   | RW |   |        |           |   |   |   |  |
| HW Access |   | R  |   |        |           |   |   |   |  |
| Name      |   |    |   | U_CMAS | SK0 [7:0] |   |   |   |  |

Bits Name Description

7:0 U\_CMASK0

Datapath Compare 0 Mask. The mask value in this register is applied to the output of the Accumulator 0 before it is used for comparison in Compare block 0. The CMASK0\_EN bit (CFG12) must be set for the mask to be operational.

Default Value: 0



### 26.1.18 UDB\_P\_U\_CFG11

Datapath Compare 1 Mask

Address: 0x400F304B Retention: Retained

| Bits      | 7 | 6  | 5 | 4      | 3         | 2 | 1 | 0 |  |
|-----------|---|----|---|--------|-----------|---|---|---|--|
| SW Access |   | RW |   |        |           |   |   |   |  |
| HW Access |   | R  |   |        |           |   |   |   |  |
| Name      |   |    |   | U_CMAS | SK0 [7:0] |   |   |   |  |

Bits Name Description
7:0 U\_CMASK0 Datapath Compare 1 Mask. The mask value in this register is applied to the selected Compare 1 block input (Accumulator 0 or Accumulator 1) before it is used for comparison. The CMASK1\_EN bit (CFG12) must be set for the mask to be operational.

Default Value: 0



### 26.1.19 UDB\_P\_U\_CFG12

Datapath mask enables and shift in configuration

Address: 0x400F304C Retention: Retained

| Bits      | 7               | 6               | 5              | 4        | 3               | 2 | 1       | 0         |
|-----------|-----------------|-----------------|----------------|----------|-----------------|---|---------|-----------|
| SW Access | RW              | RW              | RW             | RW       | RW              |   | RW      |           |
| HW Access | R               | R               | R              | R        | R               |   | R       |           |
| Name      | U_CMASK1<br>_EN | U_CMASK0<br>_EN | U_AMASK_<br>EN | U_DEF_SI | U_SI_SELB [3:2] |   | U_SI_SE | ELA [1:0] |

| Bits | Name        | Description                                                                  |
|------|-------------|------------------------------------------------------------------------------|
| 7    | U_CMASK1_EN | Datapath mask enable<br>Default Value: 0                                     |
|      |             | <b>0x0: DISABLE:</b> Masking disabled                                        |
|      |             | 0x1: ENABLE:<br>Masking enabled                                              |
| 6    | U_CMASK0_EN | Datapath mask enable<br>Default Value: 0                                     |
|      |             | <b>0x0: DISABLE:</b> Masking disabled                                        |
|      |             | 0x1: ENABLE:<br>Masking enabled                                              |
| 5    | U_AMASK_EN  | Datapath mask enable<br>Default Value: 0                                     |
|      |             | <b>0x0: DISABLE:</b> Masking disabled                                        |
|      |             | 0x1: ENABLE:<br>Masking enabled                                              |
| 4    | U_DEF_SI    | Datapath default shift value<br>Default Value: 0                             |
|      |             | <b>0x0: DEFAULT_0:</b> Default shift is 0                                    |
|      |             | <b>0x1: DEFAULT_1:</b> Default shift is 1                                    |
| 3:2  | U_SI_SELB   | Datapath shift in source select<br>Default Value: 0                          |
|      |             | <b>0x0: DEFAULT:</b> Default value specified in default shift field          |
|      |             | 0x1: REGISTERED:<br>Shift in is the shift out registered from previous cycle |
|      |             | <b>0x2: ROUTE:</b> Shift in is selected from datapath routing input          |



### 26.1.19 UDB\_P\_U\_CFG12 (continued)

0x3: CHAIN:

Shift in is chained from the previous datapath

1:0 U\_SI\_SELA Datapath shift in source select

Default Value: 0

0x0: DEFAULT:

Default value specified in default shift field

0x1: REGISTERED:

Shift in is the shift out registered from previous cycle

0x2: ROUTE:

Shift in is selected from datapath routing input

0x3: CHAIN:

Shift in is chained from the previous datapath



### 26.1.20 UDB\_P\_U\_CFG13

Datapath carry in and compare configuration

Address: 0x400F304D Retention: Retained

| Bits      | 7                     | 6 | 5                | 4 | 3               | 2 | 1               | 0 |
|-----------|-----------------------|---|------------------|---|-----------------|---|-----------------|---|
| SW Access | RW                    |   | RW               |   | RW              |   | RW              |   |
| HW Access | R                     |   | R                |   | R               |   | R               |   |
| Name      | Name U_CMP_SELB [7:6] |   | U_CMP_SELA [5:4] |   | U_CI_SELB [3:2] |   | U_CI_SELA [1:0] |   |

| Bits | Name       | Description                                                                      |
|------|------------|----------------------------------------------------------------------------------|
| 7:6  | U_CMP_SELB | Datapath compare select<br>Default Value: 0                                      |
|      |            | <b>0x0: A1_D1:</b> Compare A1 to D1                                              |
|      |            | <b>0x1: A1_A0:</b> Compare A1 to A0                                              |
|      |            | <b>0x2: A0_D1:</b> Compare A0 to D1                                              |
|      |            | <b>0x3: A0_A0:</b> Compare A0 to A0                                              |
| 5:4  | U_CMP_SELA | Datapath compare select<br>Default Value: 0                                      |
|      |            | <b>0x0: A1_D1:</b> Compare A1 to D1                                              |
|      |            | <b>0x1: A1_A0:</b> Compare A1 to A0                                              |
|      |            | <b>0x2: A0_D1:</b> Compare A0 to D1                                              |
|      |            | <b>0x3: A0_A0:</b> Compare A0 to A0                                              |
| 3:2  | U_CI_SELB  | Datapath carry in source select<br>Default Value: 0                              |
|      |            | <b>0x0: DEFAULT:</b> Default arithmetic mode                                     |
|      |            | <b>0x1: REGISTERED:</b> Carry in is the carry out registered from previous cycle |
|      |            | <b>0x2: ROUTE:</b> Carry in is selected from datapath routing input              |
|      |            | <b>0x3: CHAIN:</b> Carry in is chained from the previous datapath                |
| 1:0  | U_CI_SELA  | Datapath carry in source select<br>Default Value: 0                              |



### 26.1.20 UDB\_P\_U\_CFG13 (continued)

0x0: DEFAULT:

Default arithmetic mode

0x1: REGISTERED:

Carry in is the carry out registered from previous cycle

0x2: ROUTE

Carry in is selected from datapath routing input

0x3: CHAIN:

Carry in is chained from the previous datapath



### 26.1.21 UDB\_P\_U\_CFG14

Datapath chaining and MSB configuration

Address: 0x400F304E Retention: Retained

| Bits      | 7        | 6  | 5            | 4  | 3                | 2              | 1        | 0        |
|-----------|----------|----|--------------|----|------------------|----------------|----------|----------|
| SW Access | RW       | RW |              |    | RW               | RW             | RW       | RW       |
| HW Access | R        |    | R            |    |                  | R              | R        | R        |
| Name      | U_MSB_EN | U  | _MSB_SEL [6: | 4] | U_CHAIN_<br>CMSB | U_CHAIN_<br>FB | U_CHAIN1 | U_CHAIN0 |

| Bits | Name         | Description                                                         |
|------|--------------|---------------------------------------------------------------------|
| 7    | U_MSB_EN     | Datapath MSB selection enable<br>Default Value: 0                   |
|      |              | <b>0x0: DISABLE:</b> MSB selection is disabled, MSB is bit 7        |
|      |              | 0x1: ENABLE: MSB selection is controlled by MSB_SEL                 |
| 6:4  | U_MSB_SEL    | Datapath MSB Selection<br>Default Value: 0                          |
|      |              | <b>0x0: BIT0:</b> MSB is bit 0                                      |
|      |              | <b>0x1: BIT1:</b> MSB is bit 1                                      |
|      |              | <b>0x2: BIT2:</b> MSB is bit 2                                      |
|      |              | <b>0x3: BIT3:</b> MSB is bit 3                                      |
|      |              | <b>0x4: BIT4:</b> MSB is bit 4                                      |
|      |              | <b>0x5: BIT5:</b> MSB is bit 5                                      |
|      |              | <b>0x6: BIT6:</b> MSB is bit 6                                      |
|      |              | 0x7: BIT7: MSB is bit 7 - equivalent to MSB_EN=0                    |
| 3    | U_CHAIN_CMSB | Datapath CRC MSB chaining enable Default Value: 0                   |
|      |              | 0x0: DISABLE:<br>CRC MSB is not chained                             |
|      |              | <b>0x1: ENABLE:</b> CRC MSB is chained from the next (MSB) datapath |
| 2    | U_CHAIN_FB   | Datapath CRC feedback chaining enable Default Value: 0              |
|      |              |                                                                     |



#### 26.1.21 UDB\_P\_U\_CFG14 (continued)

0x0: DISABLE:

CRC feedback is not chained

0x1: ENABLE:

CRC feedback is chained from the previous (LSB) datapath

1 U\_CHAIN1 Datapath condition chaining enable

Default Value: 0

0x0: DISABLE:

Conditions are not chained

0x1: ENABLE:

Conditions are chained from the previous (LSB) datapath

0 U\_CHAIN0 Datapath condition chaining enable

Default Value: 0

0x0: DISABLE:

Conditions are not chained

0x1: ENABLE:

Conditions are chained from the previous (LSB) datapath



# 26.1.22 UDB\_P\_U\_CFG15

Datapath FIFO, shift and parallel input control

Address: 0x400F304F Retention: Retained

| Bits      | 7        | 6               | 5        | 4        | 3                | 2 | 1       | 0         |
|-----------|----------|-----------------|----------|----------|------------------|---|---------|-----------|
| SW Access | RW       | RW              | RW       | RW       | RW               |   | RW      |           |
| HW Access | R        | R               | R        | R        | F                | R |         | ₹         |
| Name      | U_PI_SEL | U_SHIFT_S<br>EL | U_PI_DYN | U_MSB_SI | U_F1_INSEL [3:2] |   | U_F0_IN | SEL [1:0] |

| Bits | Name        | Description                                                                                                                                                                                      |
|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | U_PI_SEL    | Datapath parallel input selection Default Value: 0                                                                                                                                               |
|      |             | 0x0: NORMAL: Normal operation, ALU source is from accumulator selection                                                                                                                          |
|      |             | 0x1: PARALLEL: ALU source A input is from the parallel data input                                                                                                                                |
| 6    | U_SHIFT_SEL | Datapath shift out selection<br>Default Value: 0                                                                                                                                                 |
|      |             | 0x0: SOL_MSB: Routed shift out is shift out left (sol_msb)                                                                                                                                       |
|      |             | 0x1: SOR: Routed shift out is shift out right (sor)                                                                                                                                              |
| 5    | U_PI_DYN    | Enable for dynamic control of parallel data input (PI) mux.<br>Default Value: 0                                                                                                                  |
|      |             | <b>0x0: DISABLE:</b> Parallel input mux select is only controlled by static configuration (PI_SEL).                                                                                              |
|      |             | <b>0x1: ENABLE:</b> Parallel input mux to the Datapath is controlled by CFB_EN field in Datapath Dynamic RAM. When this mode is enabled, the CFB_EN usage for CRC/PRS functionality is disabled. |
| 4    | U_MSB_SI    | Arithmetic shift right operation shift in selection<br>Default Value: 0                                                                                                                          |
|      |             | 0x0: DEFAULT: Shift in default value (when SI_SELA and/or SI_SELB == 0)                                                                                                                          |
|      |             | 0x1: MSB: Override default and shift in MSB value                                                                                                                                                |
| 3:2  | U_F1_INSEL  | Datapath FIFO Configuration Default Value: 0                                                                                                                                                     |
|      |             | <b>0x0: INPUT:</b> Input Mode: Write source is the system bus; read destination is corresponding data register or accumulator                                                                    |
|      |             | 0x1: OUTPUT_A0: Output Mode: Write source is A0, read destination is the system bus                                                                                                              |



#### 26.1.22 UDB\_P\_U\_CFG15 (continued)

0x2: OUTPUT\_A1:

Output Mode: Write source is A1, read destination is the system bus

0x3: OUTPUT\_ALU:

Output Mode: Write source is the ALU output, read destination is the system bus

1:0 U\_F0\_INSEL Datapath FIFO Configuration

Default Value: 0

0x0: INPUT:

Input Mode: Write source is the system bus; read destination is corresponding data register or

accumulator

0x1: OUTPUT\_A0:

Output Mode: Write source is A0, read destination is the system bus

0x2: OUTPUT\_A1:

Output Mode: Write source is A1, read destination is the system bus

0x3: OUTPUT\_ALU:

Output Mode: Write source is the ALU output, read destination is the system bus



### 26.1.23 UDB\_P\_U\_CFG16

Datapath FIFO and register access configuration control

Address: 0x400F3050 Retention: Retained

| Bits      | 7               | 6               | 5               | 4              | 3               | 2                | 1                | 0                  |
|-----------|-----------------|-----------------|-----------------|----------------|-----------------|------------------|------------------|--------------------|
| SW Access | RW              | RW              | RW              | RW             | RW              | RW               | RW               | RW                 |
| HW Access | R               | R               | R               | R              | R               | R                | R                | R                  |
| Name      | U_F1_CK_I<br>NV | U_F0_CK_I<br>NV | U_FIFO_FA<br>ST | U_FIFO_CA<br>P | U_FIFO_ED<br>GE | U_FIFO_AS<br>YNC | U_EXT_CR<br>CPRS | U_WRK16_<br>CONCAT |

| Bits | Name        | Description                                                                                                                                                                                                                                                                      |
|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | U_F1_CK_INV | FIFO Clock Invert. When this bit is set, the polarity of the clock for the given FIFO will be inverted, with respect to the polarity of the selected Datapath clock.  Default Value: 0                                                                                           |
|      |             | <b>0x0: NORMAL:</b> FIFO clock is the same polarity as the Datapath clock.                                                                                                                                                                                                       |
|      |             | 0x1: INVERT: FIFO clock is inverted with respect to the Datapath clock.                                                                                                                                                                                                          |
| 6    | U_F0_CK_INV | FIFO Clock Invert. When this bit is set, the polarity of the clock for the given FIFO will be inverted, with respect to the polarity of the selected Datapath clock.  Default Value: 0                                                                                           |
|      |             | <b>0x0: NORMAL:</b> FIFO clock is the same polarity as the Datapath clock.                                                                                                                                                                                                       |
|      |             | 0x1: INVERT: FIFO clock is inverted with respect to the Datapath clock.                                                                                                                                                                                                          |
| 5    | U_FIFO_FAST | FIFO Fast Mode. When this bit is set, the FIFO write logic is clocked by the application bus clock. Lowers the latency of capture timing, at the expense of additional power. Default Value: 0                                                                                   |
|      |             | 0x0: DISABLE: FIFO is clocked with selected Datapath clock.                                                                                                                                                                                                                      |
|      |             | 0x1: ENABLE: FIFO is clocked with application bus clock. Master and quadrant bus clock gating must be enabled.                                                                                                                                                                   |
| 4    | U_FIFO_CAP  | FIFO Software Capture Mode. When this bit is set, a read of A0 or A1 triggers a capture into F0 or F1 respectively. This function follows the chaining configuration. All accumulators in the chain from a given block to the MS block in the chain are capture Default Value: 0 |
|      |             | 0x0: DISABLE: FIFO capture is disabled.                                                                                                                                                                                                                                          |
|      |             | <b>0x1: ENABLE:</b> FIFO capture is enabled (FIFO must be in output mode). A read of A0 or A1 will write into F0 or F1.                                                                                                                                                          |
| 3    | U_FIFO_EDGE | Edge/level sensitive FIFO write control (Fx_LD). Only applies to FIFO configured in output mode Default Value: 0                                                                                                                                                                 |



#### 26.1.23 UDB\_P\_U\_CFG16 (continued)

0x0: LEVEL:

FIFO write from accumulators/ALU is level sensitive. FIFO write occurs on a clock edge whenever the write control is sampled high on that edge.

0x1: EDGE:

FIFO write from accumulators/ALU is edge sensitive. FIFO write occurs on a clock edge folloing a 0 to 1 transition on the write control. The write control must be negated for at least one full cycle

of the FIFO clock for a subsequent transition to be dete

2 U\_FIFO\_ASYNC Asynchronous FIFO clocking support

Default Value: 0

0x0: DISABLE:

FIFO clocks are synchronous

0x1: ENABLE:

FIFO clocks are asynchronous

U\_EXT\_CRCPRS External CRC/PRS mode

Default Value: 0

0x0: INTERNAL:

Internal CRC/PRS routing

0x1: EXTERNAL:

External CRC/PRS routing

0 U\_WRK16\_CONCAT Datapath register access mode

Default Value: 0

0x0: DEFAULT:

16-bit default access mode: selects registers in two consecutive UDBs in chaining order

0x1: CONCATENATE:

16-bit concat access mode: selects concatenated registers in a single UDB



### 26.1.24 UDB\_P\_U\_CFG17

Datapath FIFO control
Address: 0x400F3051
Retention: Retained

| Bits      | 7          | 6 | 5 | 4                   | 3     | 2     | 1        | 0        |
|-----------|------------|---|---|---------------------|-------|-------|----------|----------|
| SW Access | None       |   |   | RW                  | RW    | RW    | RW       | RW       |
| HW Access | None       |   |   | R                   | R     | R     | R        | R        |
| Name      | None [7:5] |   |   | U_FIFO_AD<br>D_SYNC | U_NC3 | U_NC2 | U_F1_DYN | U_F0_DYN |

| Bits | Name            | Description                                                                                                                                                                                                                                                                          |
|------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4    | U_FIFO_ADD_SYNC | Adds an additional sync flip-flop to FIFO block status.  Default Value: 0                                                                                                                                                                                                            |
|      |                 | <b>0x0: DISABLE:</b> Compatible Mode: FIFO block status sync configuration is 'none' (FIFO_ASYNC = 0) and 1 sync flip-flop (FIFO_ASYNC = 1)                                                                                                                                          |
|      |                 | <b>0x1: ENABLE:</b> Add Sync Mode: FIFO block status sync configuration 1 sync flip-flop (FIFO_ASYNC = 0) and 2 sync flip-flops (FIFO_ASYNC = 1)                                                                                                                                     |
| 3    | U_NC3           | Spare register bit<br>Default Value: 0                                                                                                                                                                                                                                               |
| 2    | U_NC2           | Spare register bit<br>Default Value: 0                                                                                                                                                                                                                                               |
| 1    | U_F1_DYN        | Default Value: 0                                                                                                                                                                                                                                                                     |
|      |                 | <b>0x0: STATIC:</b> Default. FIFO direction is static and controlled by the associated Fx_INSEL bits (CFG15).                                                                                                                                                                        |
|      |                 | <b>0x1: DYNAMIC:</b> The associated FIFO direction is dynamically controlled by the associated 'dx_load' Datapath input signal. When the 'dx_load' signal is '0', the access is internal, where the FIFO is both a source for the Datapath, and a destination for the Datapath (dest |
| 0    | U_F0_DYN        | When this bit is set, the associated FIFO configuration may be dynamically controlled. Default Value: 0                                                                                                                                                                              |
|      |                 | <b>0x0: STATIC:</b> Default. FIFO direction is static and controlled by the associated Fx_INSEL bits (CFG15).                                                                                                                                                                        |
|      |                 | 0x1: DYNAMIC:                                                                                                                                                                                                                                                                        |

The associated FIFO direction is dynamically controlled by the associated 'dx\_load' Datapath input signal. When the 'dx\_load' signal is '0', the access is internal, where the FIFO is both a source for the Datapath, and a destination for the Datapath (dest



#### 26.1.25 UDB\_P\_U\_CFG18

Control Register Mode 0 (used in conjunction with Control Register Mode 1)

Address: 0x400F3052 Retention: Retained

| Bits      | 7 | 6  | 5 | 4       | 3         | 2 | 1 | 0 |  |
|-----------|---|----|---|---------|-----------|---|---|---|--|
| SW Access |   | RW |   |         |           |   |   |   |  |
| HW Access |   | R  |   |         |           |   |   |   |  |
| Name      |   |    |   | U_CTL_I | MD0 [7:0] |   |   |   |  |

Bits Name Description

7:0 U\_CTL\_MD0

 $\label{eq:ctlmd0} \textbf{CTL\_MD0} \ are \ concatenated \ to \ form \ an \ encoding \ for \ the \ mode \ of \ each \ control \ bit \\ in \ the \ control \ register.$ 

Default Value: 0

0x0: DIRECT:

The value written to that bit drives directly into the routing.

0x1: SYNC:

The value written is resampled by the selected SC clock. The resampled value is driven into the routing.

#### 0x2: DOUBLE\_SYNC:

The value written is doubly synced by the selected SC clock. The synched value is driven into the routing.

#### 0x3: PULSE:

The value written is resampled and a synchronous pulse is generated and driven into the routing based on the selected SC clock. At the end of the generated pulse, the control register bit is automatically reset.



#### 26.1.26 UDB\_P\_U\_CFG19

Control Register Mode 1 (used in conjunction with Control Register Mode 0)

Address: 0x400F3053 Retention: Retained

| Bits      | 7 | 6  | 5 | 4       | 3         | 2 | 1 | 0 |  |  |
|-----------|---|----|---|---------|-----------|---|---|---|--|--|
| SW Access |   | RW |   |         |           |   |   |   |  |  |
| HW Access |   | R  |   |         |           |   |   |   |  |  |
| Name      |   |    |   | U_CTL_I | MD1 [7:0] |   |   |   |  |  |

Bits Name Description

7:0 U\_CTL\_MD1

 $\label{eq:ctlmd0} \textbf{CTL\_MD0} \ are \ concatenated \ to \ form \ an \ encoding \ for \ the \ mode \ of \ each \ control \ bit \\ in \ the \ control \ register.$ 

Default Value: 0

0x0: DIRECT:

The value written to that bit drives directly into the routing.

0x1: SYNC:

The value written is resampled by the selected SC clock. The resampled value is driven into the routing.

#### 0x2: DOUBLE\_SYNC:

The value written is doubly synced by the selected SC clock. The synched value is driven into the routing.

#### 0x3: PULSE:

The value written is resampled and a synchronous pulse is generated and driven into the routing based on the selected SC clock. At the end of the generated pulse, the control register bit is automatically reset.



# 26.1.27 UDB\_P\_U\_CFG20

Status Register input mode selection

Address: 0x400F3054 Retention: Retained

| Bits      | 7 | 6  | 5 | 4       | 3         | 2 | 1 | 0 |  |
|-----------|---|----|---|---------|-----------|---|---|---|--|
| SW Access |   | RW |   |         |           |   |   |   |  |
| HW Access |   | R  |   |         |           |   |   |   |  |
| Name      |   |    |   | U_STAT_ | _MD [7:0] |   |   |   |  |

| Bits | Name      | Description                                                                                                                                                                                                                                                |
|------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0  | U_STAT_MD | Mode selection for each bit of the status register. A '0' is transparent mode, where internal routing is read idrectly by CPU firmware. A '1' is sticky-clear-on-read mode, where once the given bit is set, it will stay set until the CPU reads the bit. |

Default Value: 0



### 26.1.28 UDB\_P\_U\_CFG21

Spare register bits

Address: 0x400F3055 Retention: Retained

| Bits      | 7 | 6    | 5    | 4     | 3 | 2 | 1     | 0     |
|-----------|---|------|------|-------|---|---|-------|-------|
| SW Access |   |      | RW   | RW    |   |   |       |       |
| HW Access |   | None |      |       |   |   |       | R     |
| Name      |   |      | None | [7:2] |   |   | U_NC1 | U_NC0 |

| Bits | Name  | Description                            |
|------|-------|----------------------------------------|
| 1    | U_NC1 | Spare register bit<br>Default Value: 0 |
| 0    | U_NC0 | Spare register bit<br>Default Value: 0 |



### 26.1.29 UDB\_P\_U\_CFG22

SC block configuration control

Address: 0x400F3056 Retention: Retained

| Bits      | 7    | 6          | 5 | 4                | 3                | 2               | 1       | 0           |
|-----------|------|------------|---|------------------|------------------|-----------------|---------|-------------|
| SW Access | None |            |   | RW               | RW               | RW              | RW      |             |
| HW Access | None |            | R | R                | R                | R               |         |             |
| Name      |      | None [7:5] |   | U_SC_EXT<br>_RES | U_SC_SYN<br>C_MD | U_SC_INT_<br>MD | U_SC_OU | Γ_CTL [1:0] |

| Bits | Name         | Description                                                                                                                                                                                                                                                                     |
|------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4    | U_SC_EXT_RES | Control register external reset operation. This bit supports autonomous usage of the control register, where a routed reset should clear the writable input registers. By default this is off because the CPU writable register can be cleared in firmware. In Default Value: 0 |
|      |              | 0x0: DISABLED: When a routed reset is applied to the control register, only embedded state (sampling registers) are cleared                                                                                                                                                     |
|      |              | 0x1: ENABLED: When a routed reset is applied to the control register, all state is cleared, including the CPU writable control bits.                                                                                                                                            |
| 3    | U_SC_SYNC_MD | SC Sync Mode - controls when the status register operates as a 4-bit double synchronizer module Default Value: 0                                                                                                                                                                |
|      |              | 0x0: NORMAL: Normal Mode - Status register operation                                                                                                                                                                                                                            |
|      |              | <b>0x1: SYNC_MODE:</b> Sync Mode - Routing inputs sc_in[3:0] are the 4 sync inputs, and connections sc_io[3:0] operate as the sync outputs                                                                                                                                      |
| 2    | U_SC_INT_MD  | SC Interrupt Mode - controls when the UDB driving an interrupt generated from the masked OR reduction of status bits 6 to 0 Default Value: 0                                                                                                                                    |
|      |              | 0x0: NORMAL:  Normal Mode - Routing connection sc_io[3] is a normal input to the status register                                                                                                                                                                                |
|      |              | 0x1: INT_MODE: Interrupt Mode - Routing connection sc_io[3] operates as the UDB interrupt output                                                                                                                                                                                |
| 1:0  | U_SC_OUT_CTL | Selects the output source for the Status and Control routing connections<br>Default Value: 0                                                                                                                                                                                    |
|      |              | <b>0x0: CONTROL:</b> Control out, 8-bits of control are driven to the routing connections                                                                                                                                                                                       |
|      |              | <b>0x1: PARALLEL:</b> Datapath parallel output, 8-bits of datapath parallel output data are driven to the routing connections                                                                                                                                                   |



### 26.1.29 UDB\_P\_U\_CFG22 (continued)

0x2: COUNTER:

Counter out, 7-bits of count and 1 bit (MSB) of terminal count are driven to the routing connections

**0x3: RESERVED:** Reserved



### 26.1.30 UDB\_P\_U\_CFG23

Counter Control

Address: 0x400F3057 Retention: Retained

| Bits      | 7    | 6             | 5              | 4              | 3                  | 2 | 1        | 0           |
|-----------|------|---------------|----------------|----------------|--------------------|---|----------|-------------|
| SW Access | None | RW            | RW             | RW             | RW                 |   | RW       |             |
| HW Access | None | R             | R              | R              | R                  |   | R        |             |
| Name      | None | U_ALT_CN<br>T | U_ROUTE_<br>EN | U_ROUTE_<br>LD | U_CNT_EN_SEL [3:2] |   | U_CNT_LE | )_SEL [1:0] |

| Bits | Name         | Description                                                                                                           |
|------|--------------|-----------------------------------------------------------------------------------------------------------------------|
| 6    | U_ALT_CNT    | Configure the alternate operating mode of the counter Default Value: 0                                                |
|      |              | 0x0: DEFAULT_MODE: Default counter operating mode                                                                     |
|      |              | 0x1: ALT_MODE: Alternate counter operating mode                                                                       |
| 5    | U_ROUTE_EN   | Configure the counter enable signal for routing input Default Value: 0                                                |
|      |              | <b>0x0: DISABLE:</b> Routed EN signal is not used. EN signal is only controlled by firmware CNT START (ACTL register) |
|      |              | 0x1: ROUTED: Routed EN signal is used, CNT START must be set                                                          |
| 4    | U_ROUTE_LD   | Configure the counter load signal for routing input Default Value: 0                                                  |
|      |              | 0x0: DISABLE: Routed LD signal is not used                                                                            |
|      |              | 0x1: ROUTED: Routed LD signal is used                                                                                 |
| 3:2  | U_CNT_EN_SEL | Selects the routing inputs for the counter enable signal Default Value: 0                                             |
|      |              | <b>0x0: SC_IN4:</b> sc_io_in[0]                                                                                       |
|      |              | 0x1: SC_IN5:<br>sc_io_in[1]                                                                                           |
|      |              | <b>0x2: SC_IN6:</b> sc_io_in[2]                                                                                       |
|      |              | 0x3: SC_IO:<br>sc_io_in[3]                                                                                            |
| 1:0  | U_CNT_LD_SEL | Selects the routing inputs for the counter load signal Default Value: 0                                               |



### 26.1.30 UDB\_P\_U\_CFG23 (continued)

0x0: SC\_IN0:

sc\_in[0]

0x1: SC\_IN1:

sc\_in[1]

0x2: SC\_IN2:

sc\_in[2]

0x3: SC\_IN3:

sc\_in[3]



# 26.1.31 UDB\_P\_U\_CFG24

PLD0 Clock and Reset control

Address: 0x400F3058 Retention: Retained

| Bits      | 7                 | 6                             | 5        | 4               | 3        | 2          | 1       | 0          |  |
|-----------|-------------------|-------------------------------|----------|-----------------|----------|------------|---------|------------|--|
| SW Access | RW                | RW                            | RW       | RW              | RW       |            | R       | RW         |  |
| HW Access | R                 | R                             | R        | R               | R        |            | F       | ₹          |  |
| Name      | U_RC_RES<br>_SEL1 | U_RC_RES<br>_SEL0_OR<br>_FRES | U_RC_INV | U_RC_EN_I<br>NV | U_RC_EN_ | MODE [3:2] | U_RC_EN | _SEL [1:0] |  |

| Bits | Name                      | Description                                                                                                                                                                                                                                                                       |
|------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | U_RC_RES_SEL1             | Configures the routed reset for the associated UDB component block. The meaning of this bit depends on the value of ALT RES (CFG31).  When ALT RES = '0' - This bit is not used.  When ALT RES = '1' - The bits {RC_SEL1,RC_SEL0_OR_FRES} select the RC routing Default Value: 0  |
| 6    | U_RC_RES_SEL0_OR_F<br>RES | Configures the routed or firmware reset for the associated UDB component block. The meaning of this bit depends on the value of ALT RES (CFG31).  When ALT RES = '0' - This bit is a firmware reset.  When ALT RES = '1' - The bits {RC_SEL1,RC_SEL0_OR_FRES} s  Default Value: 0 |
| 5    | U_RC_INV                  | Optionally inverts the clock selection for the associated UDB component block. Default Value: 0                                                                                                                                                                                   |
|      |                           | 0x0: NOINV:<br>Non-inverted                                                                                                                                                                                                                                                       |
|      |                           | 0x1: INVERT: Inverted                                                                                                                                                                                                                                                             |
| 4    | U_RC_EN_INV               | Optionally inverts the clock enable selection for the associated UDB component blocks. Default Value: 0                                                                                                                                                                           |
|      |                           | 0x0: NOINV:<br>Non-inverted                                                                                                                                                                                                                                                       |
|      |                           | 0x1: INVERT: Inverted                                                                                                                                                                                                                                                             |
| 3:2  | U_RC_EN_MODE              | Selects the operating mode for the clock to the associated UDB component block. Default Value: 0                                                                                                                                                                                  |
|      |                           | 0x0: OFF:<br>Always off                                                                                                                                                                                                                                                           |
|      |                           | 0x1: ON:<br>Always on                                                                                                                                                                                                                                                             |
|      |                           | 0x2: POSEDGE: Positive edge                                                                                                                                                                                                                                                       |
|      |                           | 0x3: LEVEL: Level sensitive                                                                                                                                                                                                                                                       |



### 26.1.31 UDB\_P\_U\_CFG24 (continued)

1:0 U\_RC\_EN\_SEL Selects channel route for enable control to the associated UDB component block

Default Value: 0

0x0: RC\_IN0:

rc\_in[0]

0x1: RC\_IN1:

rc\_in[1]

0x2: RC\_IN2:

rc\_in[2]

0x3: RC\_IN3:

rc\_in[3]



### 26.1.32 UDB\_P\_U\_CFG25

PLD1 Clock and Reset control

Address: 0x400F3059 Retention: Retained

| Bits      | 7                 | 6                             | 5        | 4               | 3        | 2          | 1       | 0          |
|-----------|-------------------|-------------------------------|----------|-----------------|----------|------------|---------|------------|
| SW Access | RW                | RW                            | RW       | RW              | RW       |            | RW      |            |
| HW Access | R                 | R                             | R        | R               | R        |            | R       |            |
| Name      | U_RC_RES<br>_SEL1 | U_RC_RES<br>_SEL0_OR<br>_FRES | U_RC_INV | U_RC_EN_I<br>NV | U_RC_EN_ | MODE [3:2] | U_RC_EN | _SEL [1:0] |

| Bits | Name                      | Description                                                                                                                                                                                                                                                                       |
|------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | U_RC_RES_SEL1             | Configures the routed reset for the associated UDB component block. The meaning of this bit depends on the value of ALT RES (CFG31).  When ALT RES = '0' - This bit is not used.  When ALT RES = '1' - The bits {RC_SEL1,RC_SEL0_OR_FRES} select the RC routing Default Value: 0  |
| 6    | U_RC_RES_SEL0_OR_F<br>RES | Configures the routed or firmware reset for the associated UDB component block. The meaning of this bit depends on the value of ALT RES (CFG31).  When ALT RES = '0' - This bit is a firmware reset.  When ALT RES = '1' - The bits {RC_SEL1,RC_SEL0_OR_FRES} s  Default Value: 0 |
| 5    | U_RC_INV                  | Optionally inverts the clock selection for the associated UDB component block. Default Value: 0                                                                                                                                                                                   |
|      |                           | 0x0: NOINV:<br>Non-inverted                                                                                                                                                                                                                                                       |
|      |                           | 0x1: INVERT: Inverted                                                                                                                                                                                                                                                             |
| 4    | U_RC_EN_INV               | Optionally inverts the clock enable selection for the associated UDB component blocks. Default Value: 0                                                                                                                                                                           |
|      |                           | 0x0: NOINV:<br>Non-inverted                                                                                                                                                                                                                                                       |
|      |                           | 0x1: INVERT: Inverted                                                                                                                                                                                                                                                             |
| 3:2  | U_RC_EN_MODE              | Selects the operating mode for the clock to the associated UDB component block. Default Value: 0                                                                                                                                                                                  |
|      |                           | 0x0: OFF:<br>Always off                                                                                                                                                                                                                                                           |
|      |                           | 0x1: ON:<br>Always on                                                                                                                                                                                                                                                             |
|      |                           | 0x2: POSEDGE: Positive edge                                                                                                                                                                                                                                                       |
|      |                           | 0x3: LEVEL:<br>Level sensitive                                                                                                                                                                                                                                                    |



### 26.1.32 UDB\_P\_U\_CFG25 (continued)

1:0 U\_RC\_EN\_SEL Selects channel route for enable control to the associated UDB component block

Default Value: 0

0x0: RC\_IN0:

rc\_in[0]

0x1: RC\_IN1:

rc\_in[1]

0x2: RC\_IN2:

rc\_in[2]

0x3: RC\_IN3:

rc\_in[3]



# 26.1.33 UDB\_P\_U\_CFG26

Datapath Clock and Reset control

Address: 0x400F305A Retention: Retained

| Bits      | 7                 | 6                             | 5        | 4               | 3        | 2          | 1       | 0          |
|-----------|-------------------|-------------------------------|----------|-----------------|----------|------------|---------|------------|
| SW Access | RW                | RW                            | RW       | RW              | RW       |            | RW      |            |
| HW Access | R                 | R                             | R        | R               | R        |            | R       |            |
| Name      | U_RC_RES<br>_SEL1 | U_RC_RES<br>_SEL0_OR<br>_FRES | U_RC_INV | U_RC_EN_I<br>NV | U_RC_EN_ | MODE [3:2] | U_RC_EN | _SEL [1:0] |

| Bits | Name                      | Description                                                                                                                                                                                                                                                                       |
|------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | U_RC_RES_SEL1             | Configures the routed reset for the associated UDB component block. The meaning of this bit depends on the value of ALT RES (CFG31).  When ALT RES = '0' - This bit is not used.  When ALT RES = '1' - The bits {RC_SEL1,RC_SEL0_OR_FRES} select the RC routing Default Value: 0  |
| 6    | U_RC_RES_SEL0_OR_F<br>RES | Configures the routed or firmware reset for the associated UDB component block. The meaning of this bit depends on the value of ALT RES (CFG31).  When ALT RES = '0' - This bit is a firmware reset.  When ALT RES = '1' - The bits {RC_SEL1,RC_SEL0_OR_FRES} s  Default Value: 0 |
| 5    | U_RC_INV                  | Optionally inverts the clock selection for the associated UDB component block. Default Value: 0                                                                                                                                                                                   |
|      |                           | 0x0: NOINV:<br>Non-inverted                                                                                                                                                                                                                                                       |
|      |                           | 0x1: INVERT: Inverted                                                                                                                                                                                                                                                             |
| 4    | U_RC_EN_INV               | Optionally inverts the clock enable selection for the associated UDB component blocks. Default Value: 0                                                                                                                                                                           |
|      |                           | 0x0: NOINV:<br>Non-inverted                                                                                                                                                                                                                                                       |
|      |                           | 0x1: INVERT: Inverted                                                                                                                                                                                                                                                             |
| 3:2  | U_RC_EN_MODE              | Selects the operating mode for the clock to the associated UDB component block. Default Value: 0                                                                                                                                                                                  |
|      |                           | 0x0: OFF:<br>Always off                                                                                                                                                                                                                                                           |
|      |                           | 0x1: ON:<br>Always on                                                                                                                                                                                                                                                             |
|      |                           | 0x2: POSEDGE: Positive edge                                                                                                                                                                                                                                                       |
|      |                           | 0x3: LEVEL:<br>Level sensitive                                                                                                                                                                                                                                                    |



### 26.1.33 UDB\_P\_U\_CFG26 (continued)

1:0 U\_RC\_EN\_SEL Selects channel route for enable control to the associated UDB component block

Default Value: 0

0x0: RC\_IN0:

rc\_in[0]

0x1: RC\_IN1:

rc\_in[1]

0x2: RC\_IN2:

rc\_in[2]

0x3: RC\_IN3:

rc\_in[3]



# 26.1.34 UDB\_P\_U\_CFG27

Status/Control Clock and Reset control

Address: 0x400F305B Retention: Retained

| Bits      | 7                 | 6                             | 5        | 4               | 3        | 2          | 1       | 0          |
|-----------|-------------------|-------------------------------|----------|-----------------|----------|------------|---------|------------|
| SW Access | RW                | RW                            | RW       | RW              | RW       |            | RW      |            |
| HW Access | R                 | R                             | R        | R               | R        |            | R       |            |
| Name      | U_RC_RES<br>_SEL1 | U_RC_RES<br>_SEL0_OR<br>_FRES | U_RC_INV | U_RC_EN_I<br>NV | U_RC_EN_ | MODE [3:2] | U_RC_EN | _SEL [1:0] |

| Bits | Name                      | Description                                                                                                                                                                                                                                                                       |
|------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | U_RC_RES_SEL1             | Configures the routed reset for the associated UDB component block. The meaning of this bit depends on the value of ALT RES (CFG31).  When ALT RES = '0' - This bit is not used.  When ALT RES = '1' - The bits {RC_SEL1,RC_SEL0_OR_FRES} select the RC routing Default Value: 0  |
| 6    | U_RC_RES_SEL0_OR_F<br>RES | Configures the routed or firmware reset for the associated UDB component block. The meaning of this bit depends on the value of ALT RES (CFG31).  When ALT RES = '0' - This bit is a firmware reset.  When ALT RES = '1' - The bits {RC_SEL1,RC_SEL0_OR_FRES} s  Default Value: 0 |
| 5    | U_RC_INV                  | Optionally inverts the clock selection for the associated UDB component block. Default Value: 0                                                                                                                                                                                   |
|      |                           | 0x0: NOINV:<br>Non-inverted                                                                                                                                                                                                                                                       |
|      |                           | 0x1: INVERT: Inverted                                                                                                                                                                                                                                                             |
| 4    | U_RC_EN_INV               | Optionally inverts the clock enable selection for the associated UDB component blocks. Default Value: 0                                                                                                                                                                           |
|      |                           | 0x0: NOINV:<br>Non-inverted                                                                                                                                                                                                                                                       |
|      |                           | 0x1: INVERT: Inverted                                                                                                                                                                                                                                                             |
| 3:2  | U_RC_EN_MODE              | Selects the operating mode for the clock to the associated UDB component block. Default Value: 0                                                                                                                                                                                  |
|      |                           | 0x0: OFF:<br>Always off                                                                                                                                                                                                                                                           |
|      |                           | 0x1: ON:<br>Always on                                                                                                                                                                                                                                                             |
|      |                           | 0x2: POSEDGE: Positive edge                                                                                                                                                                                                                                                       |
|      |                           | 0x3: LEVEL:<br>Level sensitive                                                                                                                                                                                                                                                    |



### 26.1.34 UDB\_P\_U\_CFG27 (continued)

1:0 U\_RC\_EN\_SEL Selects channel route for enable control to the associated UDB component block

Default Value: 0

0x0: RC\_IN0:

rc\_in[0]

0x1: RC\_IN1:

rc\_in[1]

0x2: RC\_IN2:

rc\_in[2]

0x3: RC\_IN3:

rc\_in[3]



#### 26.1.35 UDB\_P\_U\_CFG28

Clock Selection for PLD1 and PLD0

Address: 0x400F305C Retention: Retained

| Bits      | 7 | 6        | 5           | 4 | 3 | 2        | 1           | 0 |
|-----------|---|----------|-------------|---|---|----------|-------------|---|
| SW Access |   | RW       |             |   |   |          |             |   |
| HW Access |   | F        | ₹           |   |   | ſ        | 3           |   |
| Name      |   | U_PLD1_C | K_SEL [7:4] |   |   | U_PLD0_C | K_SEL [3:0] |   |

Bits Name Description 7:4 U\_PLD1\_CK\_SEL Clock selection registers Default Value: 0 0x0: GCLK0: gclk[0] 0x1: GCLK1: gclk[1] 0x2: GCLK2: gclk[2] 0x3: GCLK3: gclk[3] 0x4: GCLK4: gclk[4] 0x5: GCLK5: gclk[5] 0x6: GCLK6: gclk[6] 0x7: GCLK7: gclk[7] 0x8: EXT\_CLK: ext\_clk 0x9: SYSCLK: sysclk 3:0 U\_PLD0\_CK\_SEL Clock selection registers Default Value: 0 0x0: GCLK0: gclk[0] 0x1: GCLK1: gclk[1] 0x2: GCLK2: gclk[2] 0x3: GCLK3: gclk[3]



### 26.1.35 UDB\_P\_U\_CFG28 (continued)

0x4: GCLK4:

gclk[4]

0x5: GCLK5:

gclk[5]

0x6: GCLK6:

gclk[6]

0x7: GCLK7:

gclk[7]

0x8: EXT\_CLK:

ext\_clk

0x9: SYSCLK:

sysclk



#### 26.1.36 UDB\_P\_U\_CFG29

Clock Selection for Datapath, Status and Control

Address: 0x400F305D Retention: Retained

| Bits      | 7 | 6       | 5          | 4  | 3 | 2       | 1          | 0 |
|-----------|---|---------|------------|----|---|---------|------------|---|
| SW Access |   | R       | W          | RW |   |         |            |   |
| HW Access |   | F       | ₹          |    |   | ſ       | 3          |   |
| Name      |   | U_SC_CK | _SEL [7:4] |    |   | U_DP_CK | _SEL [3:0] |   |

Bits Name Description 7:4 U\_SC\_CK\_SEL Clock selection registers Default Value: 0 0x0: GCLK0: gclk[0] 0x1: GCLK1: gclk[1] 0x2: GCLK2: gclk[2] 0x3: GCLK3: gclk[3] 0x4: GCLK4: gclk[4] 0x5: GCLK5: gclk[5] 0x6: GCLK6: gclk[6] 0x7: GCLK7: gclk[7] 0x8: EXT\_CLK: ext\_clk 0x9: SYSCLK: sysclk 3:0 U\_DP\_CK\_SEL Clock selection registers Default Value: 0 0x0: GCLK0: gclk[0] 0x1: GCLK1: gclk[1] 0x2: GCLK2: gclk[2] 0x3: GCLK3: gclk[3]



### 26.1.36 UDB\_P\_U\_CFG29 (continued)

0x4: GCLK4:

gclk[4]

0x5: GCLK5:

gclk[5]

0x6: GCLK6:

gclk[6]

0x7: GCLK7:

gclk[7]

0x8: EXT\_CLK:

ext\_clk

0x9: SYSCLK:

sysclk



### 26.1.37 UDB\_P\_U\_CFG30

Reset control

Address: 0x400F305E Retention: Retained

| Bits      | 7                | 6                | 5    | 4             | 3                   | 2             | 1      | 0         |
|-----------|------------------|------------------|------|---------------|---------------------|---------------|--------|-----------|
| SW Access | RW               | RW               | None | RW            | RW                  | RW            | RW     |           |
| HW Access | R                | R                | None | R             | R                   | R             | F      | ₹         |
| Name      | U_SC_RES<br>_POL | U_DP_RES<br>_POL | None | U_GUDB_<br>WR | U_EN_RES<br>_CNTCTL | U_RES_PO<br>L | U_RES_ | SEL [1:0] |

| Bits | Name            | Description                                                                                                                                                                                                                                                                      |
|------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | U_SC_RES_POL    | Only valid when ALT RES (CFG31) is '1'. This bit controls the polarity of the selected SC routed reset.  Default Value: 0                                                                                                                                                        |
|      |                 | 0x0: NOINV: Routed reset to the Status and Control block is true polarity.                                                                                                                                                                                                       |
|      |                 | 0x1: INVERT: Routed reset to the Status and Control block is inverted polarity.                                                                                                                                                                                                  |
| 6    | U_DP_RES_POL    | Only valid when ALT RES (CFG31) is '1'. This bit controls the polarity of the selected Datapath routed reset.  Default Value: 0                                                                                                                                                  |
|      |                 | 0x0: NOINV: Routed reset to the Datapath block is true polarity.                                                                                                                                                                                                                 |
|      |                 | 0x1: INVERT: Routed reset to the Datapath block is inverted polarity.                                                                                                                                                                                                            |
| 4    | U_GUDB_WR       | Enable global write operation for the configuration and working registers in this UDB. When this bit is set, the UDB ID select decoding is bypassed. Default Value: 0                                                                                                            |
|      |                 | <b>0x0: DISABLE:</b> Global UDB configuration/working register write is disabled                                                                                                                                                                                                 |
|      |                 | 0x1: ENABLE: Global UDB configuration/working register write is enabled                                                                                                                                                                                                          |
| 3    | U_EN_RES_CNTCTL | This bit gates the routed reset to the counter/control register. By default, the operation is compatible, i.e., it only applies to the counter. However, if the updated control regisiter modes are used (sync mode, pulse mode, or the ext res bit) then the r Default Value: 0 |
|      |                 | 0x0: DISABLE: Routed reset is not applied to counter/control register                                                                                                                                                                                                            |
|      |                 | <b>0x1: ENABLE:</b> Routed reset is applied to the counter/control register                                                                                                                                                                                                      |
| 2    | U_RES_POL       | The meaning of this bit depends on the value of the ALT RES bit in CFG31. When ALT RES is '0' (compatible mode), this bit sets the polarity of the routed reset. When ALT RES is '1', this bit is unused.  Default Value: 0                                                      |



#### 26.1.37 UDB\_P\_U\_CFG30 (continued)

0x0: NEGATED:

Polarity of the routed reset is true.

0x1: ASSERTED:

Polarity of the routed reset is inverted.

1:0 U\_RES\_SEL

The meaning of this bit depends on the value of ALT RES (CFG31). When ALT RES is '0' (compatible mode), this 2 bit field selects the RC routing input for the compatible reset scheme. When the ALT RES bit is '1', these bits are not used.

Default Value: 0

0x0: RC\_IN0:

rc\_in[0]

0x1: RC\_IN1:

rc\_in[1]

0x2: RC\_IN2:

rc\_in[2]

0x3: RC\_IN3:

rc\_in[3]



### 26.1.38 UDB\_P\_U\_CFG31

Reset control

Address: 0x400F305F Retention: Retained

| Bits      | 7                  | 6                  | 5       | 4           | 3               | 2                 | 1              | 0             |
|-----------|--------------------|--------------------|---------|-------------|-----------------|-------------------|----------------|---------------|
| SW Access | RW                 | RW                 | RW      |             | RW              | RW                | RW             | RW            |
| HW Access | R                  | R                  | F       | ₹           | R               | R                 | R              | R             |
| Name      | U_PLD1_R<br>ES_POL | U_PLD0_R<br>ES_POL | U_EXT_C | (_SEL [5:4] | U_EN_RES<br>_DP | U_EN_RES<br>_STAT | U_EXT_SY<br>NC | U_ALT_RE<br>S |

| Bits | Name           | Description                                                                                                                                                                                                                                                                      |
|------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | U_PLD1_RES_POL | Not connected. NOTE: There is only one routed reset available to both PLDs in the UDB. When ALT RES is '1', PLD0 RES SEL controls the polarity of the routed reset for both PLDs. Default Value: 0                                                                               |
|      |                | 0x0: NOINV:<br>Not Used                                                                                                                                                                                                                                                          |
|      |                | 0x1: INVERT:<br>Not Used                                                                                                                                                                                                                                                         |
| 6    | U_PLD0_RES_POL | The meaning of this bit depends on the value of ALT RES. When ALT RES (CFG31) is '1', this bit controls the polarity of the selected PLD0 routed reset. NOTE: There is only one routed reset available in the PLD block for both PLDs, therefore this bit contr Default Value: 0 |
|      |                | 0x0: NOINV: Routed reset to the PLD0/PLD1 block is true polarity.                                                                                                                                                                                                                |
|      |                | <b>0x1: INVERT:</b> Routed reset to the PLD0/PLD1 block is inverted polarity.                                                                                                                                                                                                    |
| 5:4  | U_EXT_CK_SEL   | External clock selection Default Value: 0                                                                                                                                                                                                                                        |
|      |                | 0x0: RC_IN0:<br>rc_in[0]                                                                                                                                                                                                                                                         |
|      |                | 0x1: RC_IN1:<br>rc_in[1]                                                                                                                                                                                                                                                         |
|      |                | 0x2: RC_IN2:<br>rc_in[2]                                                                                                                                                                                                                                                         |
|      |                | 0x3: RC_IN3:<br>rc_in[3]                                                                                                                                                                                                                                                         |
| 3    | U_EN_RES_DP    | Only valid when ALT RES (CFG31) is '1'. This bit gates the routed reset to the Datapath block. Default Value: 0                                                                                                                                                                  |
|      |                | 0x0: DISABLE: Routed reset to the Datapath block is gated off.                                                                                                                                                                                                                   |
|      |                | <b>0x1: ENABLE:</b> Routed reset to the Datapath block is on. ALT RES must be '1' and routed reset must be selected in CFG26                                                                                                                                                     |



#### 26.1.38 UDB\_P\_U\_CFG31 (continued)

2 U\_EN\_RES\_STAT Only valid when ALT RES (CFG31) is '1'. This bit gates the routed reset to the status register.

Default Value: 0

0x0: NEGATED:

Status register routed reset is gated off

0x1: ASSERTED:

Status register routed reset is on

1 U\_EXT\_SYNC Enable synchronization of selected external clock

Default Value: 0

0x0: DISABLE:

Selected external clock input is not synchronized

0x1: ENABLE:

Selected external clock input is synchronized

0 U\_ALT\_RES This bit toggles between two reset configurations. When this bit is '0', one routed reset is shared

by all components in this UDB (compatible mode). When this bit is a 1, each block can select a

unique routed reset from the available RC inputs.;

Default Value: 0

0x0: COMPATIBLE:

All UDB blocks share a common routed reset.

0x1: ALTERNATE:

Each UDB component block can select and control it's individual routed reset.



### 26.1.39 UDB\_P\_U\_DCFG

Dynamic Configuration RAM

Address: 0x400F3060 Retention: Retained

| Bits      | 7                 | 6  | 5                 | 4       | 3               | 2        | 1             | 0             |
|-----------|-------------------|----|-------------------|---------|-----------------|----------|---------------|---------------|
| SW Access | RW                |    | RW                |         | RW              | RW       | RW            | RW            |
| HW Access | R                 |    | R                 |         | R               | R        | R             | R             |
| Name      | U_A0_WR_SRC [7:6] |    | U_A1_WR_SRC [5:4] |         | U_CFB_EN        | U_CI_SEL | U_SI_SEL      | U_CMP_SE<br>L |
| Bits      | 15                | 14 | 13                | 12      | 11              | 10       | 9             | 8             |
| SW Access | RW                |    |                   | RW      | RW              |          | RW            |               |
| HW Access | R                 |    |                   | R       | R               |          | R             |               |
| Name      | U_FUNC [15:13]    |    |                   | U_SRC_A | U_SRC_B [11:10] |          | U_SHIFT [9:8] |               |

Bits Name Description

15 : 13 U\_FUNC Dynamic ALU function selection

Default Value: X

0x0: PASS:

Pass

0x1: INC\_A:

Increment source A

0x2: DEC\_A:

Decrement source A

0x3: ADD:

Add

0x4: SUB:

Subtract

0x5: XOR:

Bitwise XOR

0x6: AND:

Bitwise AND

0x7: OR:

Bitwise OR

12 U\_SRC\_A Dynamic ALU source A selection

Default Value: X

0x0: A0:

Configuration A

0x1: A1:

Configuration B

11 : 10 U\_SRC\_B Dynamic ALU source B selection

Default Value: X



#### 26.1.39 UDB\_P\_U\_DCFG (continued)

0x0: D0:

ALU source B is D0

0x1: D1:

ALU source B is D1

0x2: A0:

ALU source B is A0

0x3: A1:

ALU source B is A1

9:8 U\_SHIFT Dynamic shift selection

Default Value: X

0x0: NOSHIFT:

No shift

0x1: LEFT: Left Shift

0x2: RIGHT: Right Shift

0x3: SWAP:

Nibble swap

7:6 U\_A0\_WR\_SRC Dynamic A0 write source selection

Default Value: X

**0x0: NOWRITE:** no value written to A0

0x1: ALU:

ALU output written to A0

0x2: D0:

D1 value written to A0

0x3: F0:

F1 value written to A0

5:4 U\_A1\_WR\_SRC Dynamic A1 write source selection

Default Value: X

**0x0: NOWRITE:** no value written to A1

0x1: ALU:

ALU output written to A1

0x2: D1:

D1 value written to A1

0x3: F1:

F1 value written to A1

3 U\_CFB\_EN Dynamic CRC feedback selection

Default Value: X

0x0: DISABLE:

CRC feedback disabled

0x1: ENABLE:

CRC feedback enabled



### 26.1.39 UDB\_P\_U\_DCFG (continued)

| 2 | U_CI_SEL  | Dynamic carry in selection Default Value: X   |
|---|-----------|-----------------------------------------------|
|   |           | 0x0: CFG_A: Configuration A                   |
|   |           | 0x1: CFG_B:<br>Configuration B                |
| 1 | U_SI_SEL  | Dynamic shift in selection Default Value: X   |
|   |           | <b>0x0: CFG_A:</b> Configuration A            |
|   |           | <b>0x1: CFG_B:</b> Configuration B            |
| 0 | U_CMP_SEL | Dynamic compare selection<br>Default Value: X |
|   |           | <b>0x0: CFG_A:</b> Configuration A            |
|   |           | <b>0x1: CFG_B:</b> Configuration B            |

# Revision History



#### Revision History

| Document Title: PSoC 4100/4200 Family PSoC® 4 Registers TRM (Technical Reference Manual)  Document Number: 001-85847 |         |            |                     |                                                                                                                                                    |
|----------------------------------------------------------------------------------------------------------------------|---------|------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision                                                                                                             | ECN#    | Issue Date | Origin of<br>Change | Description of Change                                                                                                                              |
| **                                                                                                                   | 3971396 | 04/17/2013 | OWEN                | New TRM                                                                                                                                            |
| *A                                                                                                                   | 4035068 | 06/23/2013 | OWEN                | Added Registers                                                                                                                                    |
| *B                                                                                                                   | 5272449 | 05/18/2016 | NIDH                | Update Template. Reorganized TRM Chapters. Added CSD config, IDAC and counter registers. Added all instances of SCB, TCPWM, and GPIO_PRT registers |